2005-09-15 08:03:12 +00:00
|
|
|
/*
|
|
|
|
* BRIEF MODULE DESCRIPTION
|
|
|
|
* AMD Alchemy Au1xxx IDE interface routines over the Static Bus
|
|
|
|
*
|
|
|
|
* Copyright (c) 2003-2005 AMD, Personal Connectivity Solutions
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it under
|
|
|
|
* the terms of the GNU General Public License as published by the Free Software
|
|
|
|
* Foundation; either version 2 of the License, or (at your option) any later
|
|
|
|
* version.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES,
|
|
|
|
* INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR
|
|
|
|
* BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
|
|
|
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
|
|
|
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
|
|
|
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
|
|
|
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
|
|
|
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
|
|
* POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along with
|
|
|
|
* this program; if not, write to the Free Software Foundation, Inc.,
|
|
|
|
* 675 Mass Ave, Cambridge, MA 02139, USA.
|
|
|
|
*
|
|
|
|
* Note: for more information, please refer "AMD Alchemy Au1200/Au1550 IDE
|
|
|
|
* Interface and Linux Device Driver" Application Note.
|
|
|
|
*/
|
|
|
|
#include <linux/types.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/delay.h>
|
2005-12-15 01:17:46 +00:00
|
|
|
#include <linux/platform_device.h>
|
2005-09-15 08:03:12 +00:00
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/ide.h>
|
2008-04-16 23:14:33 +00:00
|
|
|
#include <linux/scatterlist.h>
|
2005-09-15 08:03:12 +00:00
|
|
|
|
2011-08-12 09:39:43 +00:00
|
|
|
#include <asm/mach-au1x00/au1000.h>
|
2005-09-15 08:03:12 +00:00
|
|
|
#include <asm/mach-au1x00/au1xxx_dbdma.h>
|
|
|
|
#include <asm/mach-au1x00/au1xxx_ide.h>
|
|
|
|
|
|
|
|
#define DRV_NAME "au1200-ide"
|
2005-12-15 01:17:46 +00:00
|
|
|
#define DRV_AUTHOR "Enrico Walther <enrico.walther@amd.com> / Pete Popov <ppopov@embeddedalley.com>"
|
2005-09-15 08:03:12 +00:00
|
|
|
|
2011-08-18 09:11:58 +00:00
|
|
|
#ifndef IDE_REG_SHIFT
|
|
|
|
#define IDE_REG_SHIFT 5
|
|
|
|
#endif
|
|
|
|
|
2005-12-15 01:17:46 +00:00
|
|
|
/* enable the burstmode in the dbdma */
|
|
|
|
#define IDE_AU1XXX_BURSTMODE 1
|
2005-09-15 08:03:12 +00:00
|
|
|
|
2005-12-15 01:17:46 +00:00
|
|
|
static _auide_hwif auide_hwif;
|
2005-09-15 08:03:12 +00:00
|
|
|
|
|
|
|
#if defined(CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA)
|
|
|
|
|
2009-03-31 18:15:27 +00:00
|
|
|
static inline void auide_insw(unsigned long port, void *addr, u32 count)
|
2005-09-15 08:03:12 +00:00
|
|
|
{
|
2005-12-15 01:17:46 +00:00
|
|
|
_auide_hwif *ahwif = &auide_hwif;
|
|
|
|
chan_tab_t *ctp;
|
|
|
|
au1x_ddma_desc_t *dp;
|
2005-09-15 08:03:12 +00:00
|
|
|
|
2009-10-13 18:22:35 +00:00
|
|
|
if (!au1xxx_dbdma_put_dest(ahwif->rx_chan, virt_to_phys(addr),
|
2009-10-13 18:22:34 +00:00
|
|
|
count << 1, DDMA_FLAGS_NOIE)) {
|
2008-04-26 20:25:20 +00:00
|
|
|
printk(KERN_ERR "%s failed %d\n", __func__, __LINE__);
|
2005-12-15 01:17:46 +00:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
ctp = *((chan_tab_t **)ahwif->rx_chan);
|
|
|
|
dp = ctp->cur_ptr;
|
|
|
|
while (dp->dscr_cmd0 & DSCR_CMD0_V)
|
|
|
|
;
|
|
|
|
ctp->cur_ptr = au1xxx_ddma_get_nextptr_virt(dp);
|
2005-09-15 08:03:12 +00:00
|
|
|
}
|
|
|
|
|
2009-03-31 18:15:27 +00:00
|
|
|
static inline void auide_outsw(unsigned long port, void *addr, u32 count)
|
2005-09-15 08:03:12 +00:00
|
|
|
{
|
2005-12-15 01:17:46 +00:00
|
|
|
_auide_hwif *ahwif = &auide_hwif;
|
|
|
|
chan_tab_t *ctp;
|
|
|
|
au1x_ddma_desc_t *dp;
|
2005-09-15 08:03:12 +00:00
|
|
|
|
2009-10-13 18:22:35 +00:00
|
|
|
if (!au1xxx_dbdma_put_source(ahwif->tx_chan, virt_to_phys(addr),
|
2009-10-13 18:22:34 +00:00
|
|
|
count << 1, DDMA_FLAGS_NOIE)) {
|
2008-04-26 20:25:20 +00:00
|
|
|
printk(KERN_ERR "%s failed %d\n", __func__, __LINE__);
|
2005-12-15 01:17:46 +00:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
ctp = *((chan_tab_t **)ahwif->tx_chan);
|
|
|
|
dp = ctp->cur_ptr;
|
|
|
|
while (dp->dscr_cmd0 & DSCR_CMD0_V)
|
|
|
|
;
|
|
|
|
ctp->cur_ptr = au1xxx_ddma_get_nextptr_virt(dp);
|
2005-09-15 08:03:12 +00:00
|
|
|
}
|
|
|
|
|
2009-03-27 11:46:38 +00:00
|
|
|
static void au1xxx_input_data(ide_drive_t *drive, struct ide_cmd *cmd,
|
2008-04-28 21:44:37 +00:00
|
|
|
void *buf, unsigned int len)
|
|
|
|
{
|
|
|
|
auide_insw(drive->hwif->io_ports.data_addr, buf, (len + 1) / 2);
|
|
|
|
}
|
|
|
|
|
2009-03-27 11:46:38 +00:00
|
|
|
static void au1xxx_output_data(ide_drive_t *drive, struct ide_cmd *cmd,
|
2008-04-28 21:44:37 +00:00
|
|
|
void *buf, unsigned int len)
|
|
|
|
{
|
|
|
|
auide_outsw(drive->hwif->io_ports.data_addr, buf, (len + 1) / 2);
|
|
|
|
}
|
2005-09-15 08:03:12 +00:00
|
|
|
#endif
|
|
|
|
|
2010-01-19 09:44:41 +00:00
|
|
|
static void au1xxx_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
|
2005-09-15 08:03:12 +00:00
|
|
|
{
|
ide: move ide_config_drive_speed() calls to upper layers (take 2)
* Convert {ide_hwif_t,ide_pci_device_t}->host_flag to be u16.
* Add IDE_HFLAG_POST_SET_MODE host flag to indicate the need to program
the host for the transfer mode after programming the device. Set it
in au1xxx-ide, amd74xx, cs5530, cs5535, pdc202xx_new, sc1200, pmac
and via82cxxx host drivers.
* Add IDE_HFLAG_NO_SET_MODE host flag to indicate the need to completely
skip programming of host/device for the transfer mode ("smart" hosts).
Set it in it821x host driver and check it in ide_tune_dma().
* Add ide_set_pio_mode()/ide_set_dma_mode() helpers and convert all
direct ->set_pio_mode/->speedproc users to use these helpers.
* Move ide_config_drive_speed() calls from ->set_pio_mode/->speedproc
methods to callers.
* Rename ->speedproc method to ->set_dma_mode, make it void and update
all implementations accordingly.
* Update ide_set_xfer_rate() comments.
* Unexport ide_config_drive_speed().
v2:
* Fix issues noticed by Sergei:
- export ide_set_dma_mode() instead of moving ->set_pio_mode abuse wrt
to setting DMA modes from sc1200_set_pio_mode() to do_special()
- check IDE_HFLAG_NO_SET_MODE in ide_tune_dma()
- check for (hwif->set_pio_mode) == NULL in ide_set_pio_mode()
- check for (hwif->set_dma_mode) == NULL in ide_set_dma_mode()
- return -1 from ide_set_{pio,dma}_mode() if ->set_{pio,dma}_mode == NULL
- don't set ->set_{pio,dma}_mode on it821x in "smart" mode
- fix build problem in pmac.c
- minor fixes in au1xxx-ide.c/cs5530.c/siimage.c
- improve patch description
Changes in behavior caused by this patch:
- HDIO_SET_PIO_MODE ioctl would now return -ENOSYS for attempts to change
PIO mode if it821x controller is in "smart" mode
- removal of two debugging printk-s (from cs5530.c and sc1200.c)
- transfer modes 0x00-0x07 passed from user space may be programmed twice on
the device (not really an issue since 0x00 is not supported correctly by
any host driver ATM, 0x01 is not supported at all and 0x02-0x07 are invalid)
Acked-by: Sergei Shtylyov <sshtylyov@ru.mvista.com>
Signed-off-by: Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
2007-10-13 15:47:51 +00:00
|
|
|
int mem_sttime = 0, mem_stcfg = au_readl(MEM_STCFG2);
|
2005-12-15 01:17:46 +00:00
|
|
|
|
2010-01-19 09:44:41 +00:00
|
|
|
switch (drive->pio_mode - XFER_PIO_0) {
|
2005-12-15 01:17:46 +00:00
|
|
|
case 0:
|
|
|
|
mem_sttime = SBC_IDE_TIMING(PIO0);
|
|
|
|
|
|
|
|
/* set configuration for RCS2# */
|
|
|
|
mem_stcfg |= TS_MASK;
|
|
|
|
mem_stcfg &= ~TCSOE_MASK;
|
|
|
|
mem_stcfg &= ~TOECS_MASK;
|
|
|
|
mem_stcfg |= SBC_IDE_PIO0_TCSOE | SBC_IDE_PIO0_TOECS;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 1:
|
|
|
|
mem_sttime = SBC_IDE_TIMING(PIO1);
|
|
|
|
|
|
|
|
/* set configuration for RCS2# */
|
|
|
|
mem_stcfg |= TS_MASK;
|
|
|
|
mem_stcfg &= ~TCSOE_MASK;
|
|
|
|
mem_stcfg &= ~TOECS_MASK;
|
|
|
|
mem_stcfg |= SBC_IDE_PIO1_TCSOE | SBC_IDE_PIO1_TOECS;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 2:
|
|
|
|
mem_sttime = SBC_IDE_TIMING(PIO2);
|
|
|
|
|
|
|
|
/* set configuration for RCS2# */
|
|
|
|
mem_stcfg &= ~TS_MASK;
|
|
|
|
mem_stcfg &= ~TCSOE_MASK;
|
|
|
|
mem_stcfg &= ~TOECS_MASK;
|
|
|
|
mem_stcfg |= SBC_IDE_PIO2_TCSOE | SBC_IDE_PIO2_TOECS;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 3:
|
|
|
|
mem_sttime = SBC_IDE_TIMING(PIO3);
|
|
|
|
|
|
|
|
/* set configuration for RCS2# */
|
|
|
|
mem_stcfg &= ~TS_MASK;
|
|
|
|
mem_stcfg &= ~TCSOE_MASK;
|
|
|
|
mem_stcfg &= ~TOECS_MASK;
|
|
|
|
mem_stcfg |= SBC_IDE_PIO3_TCSOE | SBC_IDE_PIO3_TOECS;
|
|
|
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 4:
|
|
|
|
mem_sttime = SBC_IDE_TIMING(PIO4);
|
|
|
|
|
|
|
|
/* set configuration for RCS2# */
|
|
|
|
mem_stcfg &= ~TS_MASK;
|
|
|
|
mem_stcfg &= ~TCSOE_MASK;
|
|
|
|
mem_stcfg &= ~TOECS_MASK;
|
|
|
|
mem_stcfg |= SBC_IDE_PIO4_TCSOE | SBC_IDE_PIO4_TOECS;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
au_writel(mem_sttime,MEM_STTIME2);
|
|
|
|
au_writel(mem_stcfg,MEM_STCFG2);
|
2005-09-15 08:03:12 +00:00
|
|
|
}
|
|
|
|
|
2010-01-19 09:45:29 +00:00
|
|
|
static void auide_set_dma_mode(ide_hwif_t *hwif, ide_drive_t *drive)
|
2005-09-15 08:03:12 +00:00
|
|
|
{
|
ide: move ide_config_drive_speed() calls to upper layers (take 2)
* Convert {ide_hwif_t,ide_pci_device_t}->host_flag to be u16.
* Add IDE_HFLAG_POST_SET_MODE host flag to indicate the need to program
the host for the transfer mode after programming the device. Set it
in au1xxx-ide, amd74xx, cs5530, cs5535, pdc202xx_new, sc1200, pmac
and via82cxxx host drivers.
* Add IDE_HFLAG_NO_SET_MODE host flag to indicate the need to completely
skip programming of host/device for the transfer mode ("smart" hosts).
Set it in it821x host driver and check it in ide_tune_dma().
* Add ide_set_pio_mode()/ide_set_dma_mode() helpers and convert all
direct ->set_pio_mode/->speedproc users to use these helpers.
* Move ide_config_drive_speed() calls from ->set_pio_mode/->speedproc
methods to callers.
* Rename ->speedproc method to ->set_dma_mode, make it void and update
all implementations accordingly.
* Update ide_set_xfer_rate() comments.
* Unexport ide_config_drive_speed().
v2:
* Fix issues noticed by Sergei:
- export ide_set_dma_mode() instead of moving ->set_pio_mode abuse wrt
to setting DMA modes from sc1200_set_pio_mode() to do_special()
- check IDE_HFLAG_NO_SET_MODE in ide_tune_dma()
- check for (hwif->set_pio_mode) == NULL in ide_set_pio_mode()
- check for (hwif->set_dma_mode) == NULL in ide_set_dma_mode()
- return -1 from ide_set_{pio,dma}_mode() if ->set_{pio,dma}_mode == NULL
- don't set ->set_{pio,dma}_mode on it821x in "smart" mode
- fix build problem in pmac.c
- minor fixes in au1xxx-ide.c/cs5530.c/siimage.c
- improve patch description
Changes in behavior caused by this patch:
- HDIO_SET_PIO_MODE ioctl would now return -ENOSYS for attempts to change
PIO mode if it821x controller is in "smart" mode
- removal of two debugging printk-s (from cs5530.c and sc1200.c)
- transfer modes 0x00-0x07 passed from user space may be programmed twice on
the device (not really an issue since 0x00 is not supported correctly by
any host driver ATM, 0x01 is not supported at all and 0x02-0x07 are invalid)
Acked-by: Sergei Shtylyov <sshtylyov@ru.mvista.com>
Signed-off-by: Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
2007-10-13 15:47:51 +00:00
|
|
|
int mem_sttime = 0, mem_stcfg = au_readl(MEM_STCFG2);
|
2005-09-15 08:03:12 +00:00
|
|
|
|
2010-01-19 09:45:29 +00:00
|
|
|
switch (drive->dma_mode) {
|
2005-09-15 08:03:12 +00:00
|
|
|
#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
|
2005-12-15 01:17:46 +00:00
|
|
|
case XFER_MW_DMA_2:
|
|
|
|
mem_sttime = SBC_IDE_TIMING(MDMA2);
|
|
|
|
|
|
|
|
/* set configuration for RCS2# */
|
|
|
|
mem_stcfg &= ~TS_MASK;
|
|
|
|
mem_stcfg &= ~TCSOE_MASK;
|
|
|
|
mem_stcfg &= ~TOECS_MASK;
|
|
|
|
mem_stcfg |= SBC_IDE_MDMA2_TCSOE | SBC_IDE_MDMA2_TOECS;
|
|
|
|
|
|
|
|
break;
|
|
|
|
case XFER_MW_DMA_1:
|
|
|
|
mem_sttime = SBC_IDE_TIMING(MDMA1);
|
|
|
|
|
|
|
|
/* set configuration for RCS2# */
|
|
|
|
mem_stcfg &= ~TS_MASK;
|
|
|
|
mem_stcfg &= ~TCSOE_MASK;
|
|
|
|
mem_stcfg &= ~TOECS_MASK;
|
|
|
|
mem_stcfg |= SBC_IDE_MDMA1_TCSOE | SBC_IDE_MDMA1_TOECS;
|
|
|
|
|
|
|
|
break;
|
|
|
|
case XFER_MW_DMA_0:
|
|
|
|
mem_sttime = SBC_IDE_TIMING(MDMA0);
|
|
|
|
|
|
|
|
/* set configuration for RCS2# */
|
|
|
|
mem_stcfg |= TS_MASK;
|
|
|
|
mem_stcfg &= ~TCSOE_MASK;
|
|
|
|
mem_stcfg &= ~TOECS_MASK;
|
|
|
|
mem_stcfg |= SBC_IDE_MDMA0_TCSOE | SBC_IDE_MDMA0_TOECS;
|
|
|
|
|
|
|
|
break;
|
2005-09-15 08:03:12 +00:00
|
|
|
#endif
|
2005-12-15 01:17:46 +00:00
|
|
|
}
|
2007-02-17 01:40:23 +00:00
|
|
|
|
2005-12-15 01:17:46 +00:00
|
|
|
au_writel(mem_sttime,MEM_STTIME2);
|
|
|
|
au_writel(mem_stcfg,MEM_STCFG2);
|
2005-09-15 08:03:12 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Multi-Word DMA + DbDMA functions
|
|
|
|
*/
|
|
|
|
|
2005-12-15 01:17:46 +00:00
|
|
|
#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
|
2009-03-27 11:46:46 +00:00
|
|
|
static int auide_build_dmatable(ide_drive_t *drive, struct ide_cmd *cmd)
|
2005-09-15 08:03:12 +00:00
|
|
|
{
|
2009-01-06 16:20:52 +00:00
|
|
|
ide_hwif_t *hwif = drive->hwif;
|
2008-07-16 18:33:40 +00:00
|
|
|
_auide_hwif *ahwif = &auide_hwif;
|
2005-12-15 01:17:46 +00:00
|
|
|
struct scatterlist *sg;
|
2009-03-27 11:46:46 +00:00
|
|
|
int i = cmd->sg_nents, count = 0;
|
|
|
|
int iswrite = !!(cmd->tf_flags & IDE_TFLAG_WRITE);
|
2005-12-15 01:17:46 +00:00
|
|
|
|
|
|
|
/* Save for interrupt context */
|
|
|
|
ahwif->drive = drive;
|
|
|
|
|
|
|
|
/* fill the descriptors */
|
|
|
|
sg = hwif->sg_table;
|
|
|
|
while (i && sg_dma_len(sg)) {
|
|
|
|
u32 cur_addr;
|
|
|
|
u32 cur_len;
|
|
|
|
|
|
|
|
cur_addr = sg_dma_address(sg);
|
|
|
|
cur_len = sg_dma_len(sg);
|
|
|
|
|
|
|
|
while (cur_len) {
|
|
|
|
u32 flags = DDMA_FLAGS_NOIE;
|
|
|
|
unsigned int tc = (cur_len < 0xfe00)? cur_len: 0xfe00;
|
|
|
|
|
|
|
|
if (++count >= PRD_ENTRIES) {
|
|
|
|
printk(KERN_WARNING "%s: DMA table too small\n",
|
|
|
|
drive->name);
|
2009-03-31 18:15:21 +00:00
|
|
|
return 0;
|
2005-12-15 01:17:46 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Lets enable intr for the last descriptor only */
|
|
|
|
if (1==i)
|
|
|
|
flags = DDMA_FLAGS_IE;
|
|
|
|
else
|
|
|
|
flags = DDMA_FLAGS_NOIE;
|
|
|
|
|
|
|
|
if (iswrite) {
|
2009-10-13 18:22:34 +00:00
|
|
|
if (!au1xxx_dbdma_put_source(ahwif->tx_chan,
|
2009-10-13 18:22:35 +00:00
|
|
|
sg_phys(sg), tc, flags)) {
|
2005-12-15 01:17:46 +00:00
|
|
|
printk(KERN_ERR "%s failed %d\n",
|
2008-04-26 20:25:20 +00:00
|
|
|
__func__, __LINE__);
|
2005-09-15 08:03:12 +00:00
|
|
|
}
|
2009-10-13 18:22:34 +00:00
|
|
|
} else {
|
|
|
|
if (!au1xxx_dbdma_put_dest(ahwif->rx_chan,
|
2009-10-13 18:22:35 +00:00
|
|
|
sg_phys(sg), tc, flags)) {
|
2005-12-15 01:17:46 +00:00
|
|
|
printk(KERN_ERR "%s failed %d\n",
|
2008-04-26 20:25:20 +00:00
|
|
|
__func__, __LINE__);
|
2005-09-15 08:03:12 +00:00
|
|
|
}
|
2005-12-15 01:17:46 +00:00
|
|
|
}
|
2005-09-15 08:03:12 +00:00
|
|
|
|
2005-12-15 01:17:46 +00:00
|
|
|
cur_addr += tc;
|
|
|
|
cur_len -= tc;
|
|
|
|
}
|
2007-07-25 06:13:56 +00:00
|
|
|
sg = sg_next(sg);
|
2005-12-15 01:17:46 +00:00
|
|
|
i--;
|
|
|
|
}
|
2005-09-15 08:03:12 +00:00
|
|
|
|
2005-12-15 01:17:46 +00:00
|
|
|
if (count)
|
|
|
|
return 1;
|
2005-09-15 08:03:12 +00:00
|
|
|
|
2005-12-15 01:17:46 +00:00
|
|
|
return 0; /* revert to PIO for this request */
|
2005-09-15 08:03:12 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int auide_dma_end(ide_drive_t *drive)
|
|
|
|
{
|
2005-12-15 01:17:46 +00:00
|
|
|
return 0;
|
2005-09-15 08:03:12 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void auide_dma_start(ide_drive_t *drive )
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2009-03-27 11:46:46 +00:00
|
|
|
static int auide_dma_setup(ide_drive_t *drive, struct ide_cmd *cmd)
|
2009-01-06 16:20:50 +00:00
|
|
|
{
|
2009-03-31 18:15:21 +00:00
|
|
|
if (auide_build_dmatable(drive, cmd) == 0)
|
2005-12-15 01:17:46 +00:00
|
|
|
return 1;
|
2005-09-15 08:03:12 +00:00
|
|
|
|
2005-12-15 01:17:46 +00:00
|
|
|
return 0;
|
2005-09-15 08:03:12 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int auide_dma_test_irq(ide_drive_t *drive)
|
2008-10-13 19:39:38 +00:00
|
|
|
{
|
2005-12-15 01:17:46 +00:00
|
|
|
/* If dbdma didn't execute the STOP command yet, the
|
|
|
|
* active bit is still set
|
2005-09-15 08:03:12 +00:00
|
|
|
*/
|
2005-12-15 01:17:46 +00:00
|
|
|
drive->waiting_for_dma++;
|
|
|
|
if (drive->waiting_for_dma >= DMA_WAIT_TIMEOUT) {
|
2010-02-04 02:44:44 +00:00
|
|
|
printk(KERN_WARNING "%s: timeout waiting for ddma to complete\n",
|
|
|
|
drive->name);
|
2005-12-15 01:17:46 +00:00
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
udelay(10);
|
|
|
|
return 0;
|
2005-09-15 08:03:12 +00:00
|
|
|
}
|
|
|
|
|
2008-01-26 19:13:03 +00:00
|
|
|
static void auide_dma_host_set(ide_drive_t *drive, int on)
|
2005-09-15 08:03:12 +00:00
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2006-09-26 06:32:10 +00:00
|
|
|
static void auide_ddma_tx_callback(int irq, void *param)
|
2005-09-15 08:03:12 +00:00
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2006-09-26 06:32:10 +00:00
|
|
|
static void auide_ddma_rx_callback(int irq, void *param)
|
2005-09-15 08:03:12 +00:00
|
|
|
{
|
2005-12-15 01:17:46 +00:00
|
|
|
}
|
|
|
|
#endif /* end CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA */
|
2005-09-15 08:03:12 +00:00
|
|
|
|
2011-08-18 09:11:58 +00:00
|
|
|
static void auide_init_dbdma_dev(dbdev_tab_t *dev, u32 dev_id, u32 tsize,
|
|
|
|
u32 devwidth, u32 flags, u32 regbase)
|
2005-12-15 01:17:46 +00:00
|
|
|
{
|
|
|
|
dev->dev_id = dev_id;
|
2011-08-18 09:11:58 +00:00
|
|
|
dev->dev_physaddr = CPHYSADDR(regbase);
|
2005-12-15 01:17:46 +00:00
|
|
|
dev->dev_intlevel = 0;
|
|
|
|
dev->dev_intpolarity = 0;
|
|
|
|
dev->dev_tsize = tsize;
|
|
|
|
dev->dev_devwidth = devwidth;
|
|
|
|
dev->dev_flags = flags;
|
2005-09-15 08:03:12 +00:00
|
|
|
}
|
|
|
|
|
2008-04-26 20:25:24 +00:00
|
|
|
#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
|
2008-04-26 20:25:24 +00:00
|
|
|
static const struct ide_dma_ops au1xxx_dma_ops = {
|
2008-04-26 20:25:24 +00:00
|
|
|
.dma_host_set = auide_dma_host_set,
|
|
|
|
.dma_setup = auide_dma_setup,
|
|
|
|
.dma_start = auide_dma_start,
|
|
|
|
.dma_end = auide_dma_end,
|
|
|
|
.dma_test_irq = auide_dma_test_irq,
|
2008-10-13 19:39:46 +00:00
|
|
|
.dma_lost_irq = ide_dma_lost_irq,
|
2008-04-26 20:25:24 +00:00
|
|
|
};
|
|
|
|
|
2008-04-26 20:25:23 +00:00
|
|
|
static int auide_ddma_init(ide_hwif_t *hwif, const struct ide_port_info *d)
|
|
|
|
{
|
2008-07-16 18:33:40 +00:00
|
|
|
_auide_hwif *auide = &auide_hwif;
|
2005-12-15 01:17:46 +00:00
|
|
|
dbdev_tab_t source_dev_tab, target_dev_tab;
|
|
|
|
u32 dev_id, tsize, devwidth, flags;
|
2005-09-15 08:03:12 +00:00
|
|
|
|
2011-08-18 09:11:58 +00:00
|
|
|
dev_id = hwif->ddma_id;
|
2005-09-15 08:03:12 +00:00
|
|
|
|
2008-04-26 20:25:22 +00:00
|
|
|
tsize = 8; /* 1 */
|
|
|
|
devwidth = 32; /* 16 */
|
2005-09-15 08:03:12 +00:00
|
|
|
|
2005-12-15 01:17:46 +00:00
|
|
|
#ifdef IDE_AU1XXX_BURSTMODE
|
|
|
|
flags = DEV_FLAGS_SYNC | DEV_FLAGS_BURSTABLE;
|
2005-09-15 08:03:12 +00:00
|
|
|
#else
|
2005-12-15 01:17:46 +00:00
|
|
|
flags = DEV_FLAGS_SYNC;
|
2005-09-15 08:03:12 +00:00
|
|
|
#endif
|
|
|
|
|
2005-12-15 01:17:46 +00:00
|
|
|
/* setup dev_tab for tx channel */
|
2011-08-18 09:11:58 +00:00
|
|
|
auide_init_dbdma_dev(&source_dev_tab, dev_id, tsize, devwidth,
|
|
|
|
DEV_FLAGS_OUT | flags, auide->regbase);
|
2005-12-15 01:17:46 +00:00
|
|
|
auide->tx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
|
|
|
|
|
2011-08-18 09:11:58 +00:00
|
|
|
auide_init_dbdma_dev(&source_dev_tab, dev_id, tsize, devwidth,
|
|
|
|
DEV_FLAGS_IN | flags, auide->regbase);
|
2005-12-15 01:17:46 +00:00
|
|
|
auide->rx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
|
|
|
|
|
|
|
|
/* We also need to add a target device for the DMA */
|
2011-08-18 09:11:58 +00:00
|
|
|
auide_init_dbdma_dev(&target_dev_tab, (u32)DSCR_CMD0_ALWAYS, tsize,
|
|
|
|
devwidth, DEV_FLAGS_ANYUSE, auide->regbase);
|
2005-12-15 01:17:46 +00:00
|
|
|
auide->target_dev_id = au1xxx_ddma_add_device(&target_dev_tab);
|
|
|
|
|
|
|
|
/* Get a channel for TX */
|
|
|
|
auide->tx_chan = au1xxx_dbdma_chan_alloc(auide->target_dev_id,
|
|
|
|
auide->tx_dev_id,
|
|
|
|
auide_ddma_tx_callback,
|
|
|
|
(void*)auide);
|
|
|
|
|
|
|
|
/* Get a channel for RX */
|
|
|
|
auide->rx_chan = au1xxx_dbdma_chan_alloc(auide->rx_dev_id,
|
|
|
|
auide->target_dev_id,
|
|
|
|
auide_ddma_rx_callback,
|
|
|
|
(void*)auide);
|
|
|
|
|
|
|
|
auide->tx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->tx_chan,
|
|
|
|
NUM_DESCRIPTORS);
|
|
|
|
auide->rx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->rx_chan,
|
|
|
|
NUM_DESCRIPTORS);
|
2008-10-13 19:39:47 +00:00
|
|
|
|
|
|
|
/* FIXME: check return value */
|
|
|
|
(void)ide_allocate_dma_engine(hwif);
|
2005-12-15 01:17:46 +00:00
|
|
|
|
|
|
|
au1xxx_dbdma_start( auide->tx_chan );
|
|
|
|
au1xxx_dbdma_start( auide->rx_chan );
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2005-09-15 08:03:12 +00:00
|
|
|
#else
|
2008-04-26 20:25:23 +00:00
|
|
|
static int auide_ddma_init(ide_hwif_t *hwif, const struct ide_port_info *d)
|
2005-12-15 01:17:46 +00:00
|
|
|
{
|
2008-07-16 18:33:40 +00:00
|
|
|
_auide_hwif *auide = &auide_hwif;
|
2005-12-15 01:17:46 +00:00
|
|
|
dbdev_tab_t source_dev_tab;
|
|
|
|
int flags;
|
2005-09-15 08:03:12 +00:00
|
|
|
|
2005-12-15 01:17:46 +00:00
|
|
|
#ifdef IDE_AU1XXX_BURSTMODE
|
|
|
|
flags = DEV_FLAGS_SYNC | DEV_FLAGS_BURSTABLE;
|
|
|
|
#else
|
|
|
|
flags = DEV_FLAGS_SYNC;
|
2005-09-15 08:03:12 +00:00
|
|
|
#endif
|
|
|
|
|
2005-12-15 01:17:46 +00:00
|
|
|
/* setup dev_tab for tx channel */
|
2011-08-18 09:11:58 +00:00
|
|
|
auide_init_dbdma_dev(&source_dev_tab, (u32)DSCR_CMD0_ALWAYS, 8, 32,
|
|
|
|
DEV_FLAGS_OUT | flags, auide->regbase);
|
2005-12-15 01:17:46 +00:00
|
|
|
auide->tx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
|
|
|
|
|
2011-08-18 09:11:58 +00:00
|
|
|
auide_init_dbdma_dev(&source_dev_tab, (u32)DSCR_CMD0_ALWAYS, 8, 32,
|
|
|
|
DEV_FLAGS_IN | flags, auide->regbase);
|
2005-12-15 01:17:46 +00:00
|
|
|
auide->rx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
|
|
|
|
|
|
|
|
/* Get a channel for TX */
|
|
|
|
auide->tx_chan = au1xxx_dbdma_chan_alloc(DSCR_CMD0_ALWAYS,
|
|
|
|
auide->tx_dev_id,
|
|
|
|
NULL,
|
|
|
|
(void*)auide);
|
|
|
|
|
|
|
|
/* Get a channel for RX */
|
|
|
|
auide->rx_chan = au1xxx_dbdma_chan_alloc(auide->rx_dev_id,
|
|
|
|
DSCR_CMD0_ALWAYS,
|
|
|
|
NULL,
|
|
|
|
(void*)auide);
|
|
|
|
|
|
|
|
auide->tx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->tx_chan,
|
|
|
|
NUM_DESCRIPTORS);
|
|
|
|
auide->rx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->rx_chan,
|
|
|
|
NUM_DESCRIPTORS);
|
|
|
|
|
|
|
|
au1xxx_dbdma_start( auide->tx_chan );
|
|
|
|
au1xxx_dbdma_start( auide->rx_chan );
|
|
|
|
|
|
|
|
return 0;
|
2005-09-15 08:03:12 +00:00
|
|
|
}
|
2005-12-15 01:17:46 +00:00
|
|
|
#endif
|
2005-09-15 08:03:12 +00:00
|
|
|
|
2009-05-17 17:12:25 +00:00
|
|
|
static void auide_setup_ports(struct ide_hw *hw, _auide_hwif *ahwif)
|
2005-09-15 08:03:12 +00:00
|
|
|
{
|
2005-12-15 01:17:46 +00:00
|
|
|
int i;
|
2008-04-27 13:38:32 +00:00
|
|
|
unsigned long *ata_regs = hw->io_ports_array;
|
2005-12-15 01:17:46 +00:00
|
|
|
|
|
|
|
/* FIXME? */
|
2008-04-27 13:38:32 +00:00
|
|
|
for (i = 0; i < 8; i++)
|
2008-04-28 15:54:38 +00:00
|
|
|
*ata_regs++ = ahwif->regbase + (i << IDE_REG_SHIFT);
|
2005-12-15 01:17:46 +00:00
|
|
|
|
|
|
|
/* set the Alternative Status register */
|
2008-04-28 15:54:38 +00:00
|
|
|
*ata_regs = ahwif->regbase + (14 << IDE_REG_SHIFT);
|
2005-09-15 08:03:12 +00:00
|
|
|
}
|
|
|
|
|
2008-07-23 17:55:56 +00:00
|
|
|
#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA
|
|
|
|
static const struct ide_tp_ops au1xxx_tp_ops = {
|
|
|
|
.exec_command = ide_exec_command,
|
|
|
|
.read_status = ide_read_status,
|
|
|
|
.read_altstatus = ide_read_altstatus,
|
2009-03-31 18:15:30 +00:00
|
|
|
.write_devctl = ide_write_devctl,
|
2008-07-23 17:55:56 +00:00
|
|
|
|
2009-03-31 18:15:32 +00:00
|
|
|
.dev_select = ide_dev_select,
|
2008-07-23 17:55:56 +00:00
|
|
|
.tf_load = ide_tf_load,
|
|
|
|
.tf_read = ide_tf_read,
|
|
|
|
|
|
|
|
.input_data = au1xxx_input_data,
|
|
|
|
.output_data = au1xxx_output_data,
|
|
|
|
};
|
|
|
|
#endif
|
|
|
|
|
2008-04-26 20:25:14 +00:00
|
|
|
static const struct ide_port_ops au1xxx_port_ops = {
|
|
|
|
.set_pio_mode = au1xxx_set_pio_mode,
|
|
|
|
.set_dma_mode = auide_set_dma_mode,
|
|
|
|
};
|
|
|
|
|
2008-02-02 18:56:31 +00:00
|
|
|
static const struct ide_port_info au1xxx_port_info = {
|
2008-04-26 20:25:23 +00:00
|
|
|
.init_dma = auide_ddma_init,
|
2008-07-23 17:55:56 +00:00
|
|
|
#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA
|
|
|
|
.tp_ops = &au1xxx_tp_ops,
|
|
|
|
#endif
|
2008-04-26 20:25:14 +00:00
|
|
|
.port_ops = &au1xxx_port_ops,
|
2008-04-26 20:25:24 +00:00
|
|
|
#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
|
|
|
|
.dma_ops = &au1xxx_dma_ops,
|
|
|
|
#endif
|
2008-02-02 18:56:31 +00:00
|
|
|
.host_flags = IDE_HFLAG_POST_SET_MODE |
|
2008-02-02 18:56:40 +00:00
|
|
|
IDE_HFLAG_NO_IO_32BIT |
|
2008-02-02 18:56:31 +00:00
|
|
|
IDE_HFLAG_UNMASK_IRQS,
|
|
|
|
.pio_mask = ATA_PIO4,
|
|
|
|
#ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
|
|
|
|
.mwdma_mask = ATA_MWDMA2,
|
|
|
|
#endif
|
2009-05-17 17:12:22 +00:00
|
|
|
.chipset = ide_au1xxx,
|
2008-02-02 18:56:31 +00:00
|
|
|
};
|
|
|
|
|
2009-02-06 15:40:12 +00:00
|
|
|
static int au_ide_probe(struct platform_device *dev)
|
2005-09-15 08:03:12 +00:00
|
|
|
{
|
2005-12-15 01:17:46 +00:00
|
|
|
_auide_hwif *ahwif = &auide_hwif;
|
2005-09-15 08:03:12 +00:00
|
|
|
struct resource *res;
|
2008-07-23 17:55:57 +00:00
|
|
|
struct ide_host *host;
|
2005-09-15 08:03:12 +00:00
|
|
|
int ret = 0;
|
2009-05-17 17:12:25 +00:00
|
|
|
struct ide_hw hw, *hws[] = { &hw };
|
2005-09-15 08:03:12 +00:00
|
|
|
|
|
|
|
#if defined(CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA)
|
2005-12-15 01:17:46 +00:00
|
|
|
char *mode = "MWDMA2";
|
2005-09-15 08:03:12 +00:00
|
|
|
#elif defined(CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA)
|
2005-12-15 01:17:46 +00:00
|
|
|
char *mode = "PIO+DDMA(offload)";
|
2005-09-15 08:03:12 +00:00
|
|
|
#endif
|
|
|
|
|
2005-12-15 01:17:46 +00:00
|
|
|
memset(&auide_hwif, 0, sizeof(_auide_hwif));
|
2009-02-06 15:40:12 +00:00
|
|
|
ahwif->irq = platform_get_irq(dev, 0);
|
2005-09-15 08:03:12 +00:00
|
|
|
|
2009-02-06 15:40:12 +00:00
|
|
|
res = platform_get_resource(dev, IORESOURCE_MEM, 0);
|
2005-09-15 08:03:12 +00:00
|
|
|
|
|
|
|
if (res == NULL) {
|
2009-02-06 15:40:12 +00:00
|
|
|
pr_debug("%s %d: no base address\n", DRV_NAME, dev->id);
|
2005-09-15 08:03:12 +00:00
|
|
|
ret = -ENODEV;
|
2006-01-19 17:56:29 +00:00
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
if (ahwif->irq < 0) {
|
2009-02-06 15:40:12 +00:00
|
|
|
pr_debug("%s %d: no IRQ\n", DRV_NAME, dev->id);
|
2006-01-19 17:56:29 +00:00
|
|
|
ret = -ENODEV;
|
2005-09-15 08:03:12 +00:00
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
2009-11-23 18:27:22 +00:00
|
|
|
if (!request_mem_region(res->start, resource_size(res), dev->name)) {
|
2005-09-15 08:03:12 +00:00
|
|
|
pr_debug("%s: request_mem_region failed\n", DRV_NAME);
|
2005-12-15 01:17:46 +00:00
|
|
|
ret = -EBUSY;
|
2005-09-15 08:03:12 +00:00
|
|
|
goto out;
|
2005-12-15 01:17:46 +00:00
|
|
|
}
|
2005-09-15 08:03:12 +00:00
|
|
|
|
2009-11-23 18:27:22 +00:00
|
|
|
ahwif->regbase = (u32)ioremap(res->start, resource_size(res));
|
2005-09-15 08:03:12 +00:00
|
|
|
if (ahwif->regbase == 0) {
|
|
|
|
ret = -ENOMEM;
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
2011-08-18 09:11:58 +00:00
|
|
|
res = platform_get_resource(dev, IORESOURCE_DMA, 0);
|
|
|
|
if (!res) {
|
|
|
|
pr_debug("%s: no DDMA ID resource\n", DRV_NAME);
|
|
|
|
ret = -ENODEV;
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
ahwif->ddma_id = res->start;
|
|
|
|
|
2007-10-19 22:32:33 +00:00
|
|
|
memset(&hw, 0, sizeof(hw));
|
|
|
|
auide_setup_ports(&hw, ahwif);
|
2008-01-26 19:13:08 +00:00
|
|
|
hw.irq = ahwif->irq;
|
2009-02-06 15:40:12 +00:00
|
|
|
hw.dev = &dev->dev;
|
2008-01-26 19:13:08 +00:00
|
|
|
|
2009-05-17 17:12:24 +00:00
|
|
|
ret = ide_host_add(&au1xxx_port_info, hws, 1, &host);
|
ide: add ide_host_add() helper
Add ide_host_add() helper which does ide_host_alloc()+ide_host_register(),
then convert ide_setup_pci_device[s](), ide_legacy_device_add() and some
host drivers to use it.
While at it:
* Fix ide_setup_pci_device[s](), ide_arm.c, gayle.c, ide-4drives.c,
macide.c, q40ide.c, cmd640.c and cs5520.c to return correct error value.
* -ENOENT -> -ENOMEM in rapide.c, ide-h8300.c, ide-generic.c, au1xxx-ide.c
and pmac.c
* -ENODEV -> -ENOMEM in palm_bk3710.c, ide_platform.c and delkin_cb.c
* -1 -> -ENOMEM in ide-pnp.c
Signed-off-by: Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
2008-07-23 17:55:57 +00:00
|
|
|
if (ret)
|
2008-07-23 17:55:57 +00:00
|
|
|
goto out;
|
2007-05-09 22:01:11 +00:00
|
|
|
|
2008-07-23 17:55:57 +00:00
|
|
|
auide_hwif.hwif = host->ports[0];
|
2007-05-09 22:01:11 +00:00
|
|
|
|
2009-02-06 15:40:12 +00:00
|
|
|
platform_set_drvdata(dev, host);
|
2005-09-15 08:03:12 +00:00
|
|
|
|
2005-12-15 01:17:46 +00:00
|
|
|
printk(KERN_INFO "Au1xxx IDE(builtin) configured for %s\n", mode );
|
2005-09-15 08:03:12 +00:00
|
|
|
|
2005-12-15 01:17:46 +00:00
|
|
|
out:
|
|
|
|
return ret;
|
2005-09-15 08:03:12 +00:00
|
|
|
}
|
|
|
|
|
2009-02-06 15:40:12 +00:00
|
|
|
static int au_ide_remove(struct platform_device *dev)
|
2005-09-15 08:03:12 +00:00
|
|
|
{
|
|
|
|
struct resource *res;
|
2009-02-06 15:40:12 +00:00
|
|
|
struct ide_host *host = platform_get_drvdata(dev);
|
2005-12-15 01:17:46 +00:00
|
|
|
_auide_hwif *ahwif = &auide_hwif;
|
2005-09-15 08:03:12 +00:00
|
|
|
|
2008-07-23 17:55:57 +00:00
|
|
|
ide_host_remove(host);
|
2005-09-15 08:03:12 +00:00
|
|
|
|
|
|
|
iounmap((void *)ahwif->regbase);
|
|
|
|
|
2009-02-06 15:40:12 +00:00
|
|
|
res = platform_get_resource(dev, IORESOURCE_MEM, 0);
|
2009-11-23 18:27:22 +00:00
|
|
|
release_mem_region(res->start, resource_size(res));
|
2005-09-15 08:03:12 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2009-02-06 15:40:12 +00:00
|
|
|
static struct platform_driver au1200_ide_driver = {
|
|
|
|
.driver = {
|
|
|
|
.name = "au1200-ide",
|
|
|
|
.owner = THIS_MODULE,
|
|
|
|
},
|
2005-09-15 08:03:12 +00:00
|
|
|
.probe = au_ide_probe,
|
|
|
|
.remove = au_ide_remove,
|
|
|
|
};
|
|
|
|
|
2014-04-09 07:28:01 +00:00
|
|
|
module_platform_driver(au1200_ide_driver);
|
2005-09-15 08:03:12 +00:00
|
|
|
|
|
|
|
MODULE_LICENSE("GPL");
|
|
|
|
MODULE_DESCRIPTION("AU1200 IDE driver");
|