2012-02-28 20:57:50 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2012 Sascha Hauer, Pengutronix
|
|
|
|
*
|
|
|
|
* The code contained herein is licensed under the GNU General Public
|
|
|
|
* License. You may obtain a copy of the GNU General Public License
|
|
|
|
* Version 2 or later at the following locations:
|
|
|
|
*
|
|
|
|
* http://www.opensource.org/licenses/gpl-license.html
|
|
|
|
* http://www.gnu.org/copyleft/gpl.html
|
|
|
|
*/
|
|
|
|
|
2013-04-07 02:49:34 +00:00
|
|
|
#include "skeleton.dtsi"
|
2012-02-28 20:57:50 +00:00
|
|
|
|
|
|
|
/ {
|
|
|
|
aliases {
|
|
|
|
serial0 = &uart1;
|
|
|
|
serial1 = &uart2;
|
|
|
|
serial2 = &uart3;
|
|
|
|
serial3 = &uart4;
|
|
|
|
serial4 = &uart5;
|
|
|
|
serial5 = &uart6;
|
2012-08-05 06:01:28 +00:00
|
|
|
gpio0 = &gpio1;
|
|
|
|
gpio1 = &gpio2;
|
|
|
|
gpio2 = &gpio3;
|
|
|
|
gpio3 = &gpio4;
|
|
|
|
gpio4 = &gpio5;
|
|
|
|
gpio5 = &gpio6;
|
2013-05-01 10:46:57 +00:00
|
|
|
spi0 = &cspi1;
|
|
|
|
spi1 = &cspi2;
|
|
|
|
spi2 = &cspi3;
|
2012-02-28 20:57:50 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
avic: avic-interrupt-controller@e0000000 {
|
|
|
|
compatible = "fsl,imx27-avic", "fsl,avic";
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
reg = <0x10040000 0x1000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
clocks {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
osc26m {
|
|
|
|
compatible = "fsl,imx-osc26m", "fixed-clock";
|
|
|
|
clock-frequency = <26000000>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
soc {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "simple-bus";
|
|
|
|
interrupt-parent = <&avic>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
aipi@10000000 { /* AIPI1 */
|
|
|
|
compatible = "fsl,aipi-bus", "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2012-11-21 19:19:38 +00:00
|
|
|
reg = <0x10000000 0x20000>;
|
2012-02-28 20:57:50 +00:00
|
|
|
ranges;
|
|
|
|
|
2013-06-08 14:39:36 +00:00
|
|
|
dma: dma@10001000 {
|
|
|
|
compatible = "fsl,imx27-dma";
|
|
|
|
reg = <0x10001000 0x1000>;
|
|
|
|
interrupts = <32>;
|
|
|
|
clocks = <&clks 50>, <&clks 70>;
|
|
|
|
clock-names = "ipg", "ahb";
|
|
|
|
#dma-cells = <1>;
|
|
|
|
#dma-channels = <16>;
|
|
|
|
};
|
|
|
|
|
2012-11-15 08:31:52 +00:00
|
|
|
wdog: wdog@10002000 {
|
2012-02-28 20:57:50 +00:00
|
|
|
compatible = "fsl,imx27-wdt", "fsl,imx21-wdt";
|
2013-03-14 12:08:57 +00:00
|
|
|
reg = <0x10002000 0x1000>;
|
2012-02-28 20:57:50 +00:00
|
|
|
interrupts = <27>;
|
2012-11-28 17:55:30 +00:00
|
|
|
clocks = <&clks 0>;
|
2012-02-28 20:57:50 +00:00
|
|
|
};
|
|
|
|
|
2013-03-14 12:08:57 +00:00
|
|
|
gpt1: timer@10003000 {
|
|
|
|
compatible = "fsl,imx27-gpt", "fsl,imx1-gpt";
|
|
|
|
reg = <0x10003000 0x1000>;
|
|
|
|
interrupts = <26>;
|
2013-03-14 12:09:02 +00:00
|
|
|
clocks = <&clks 46>, <&clks 61>;
|
|
|
|
clock-names = "ipg", "per";
|
2013-03-14 12:08:57 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
gpt2: timer@10004000 {
|
|
|
|
compatible = "fsl,imx27-gpt", "fsl,imx1-gpt";
|
|
|
|
reg = <0x10004000 0x1000>;
|
|
|
|
interrupts = <25>;
|
2013-03-14 12:09:02 +00:00
|
|
|
clocks = <&clks 45>, <&clks 61>;
|
|
|
|
clock-names = "ipg", "per";
|
2013-03-14 12:08:57 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
gpt3: timer@10005000 {
|
|
|
|
compatible = "fsl,imx27-gpt", "fsl,imx1-gpt";
|
|
|
|
reg = <0x10005000 0x1000>;
|
|
|
|
interrupts = <24>;
|
2013-03-14 12:09:02 +00:00
|
|
|
clocks = <&clks 44>, <&clks 61>;
|
|
|
|
clock-names = "ipg", "per";
|
2013-03-14 12:08:57 +00:00
|
|
|
};
|
|
|
|
|
2013-04-14 07:44:25 +00:00
|
|
|
pwm0: pwm@10006000 {
|
|
|
|
compatible = "fsl,imx27-pwm";
|
|
|
|
reg = <0x10006000 0x1000>;
|
|
|
|
interrupts = <23>;
|
|
|
|
clocks = <&clks 34>, <&clks 61>;
|
|
|
|
clock-names = "ipg", "per";
|
|
|
|
};
|
|
|
|
|
2012-04-02 06:39:26 +00:00
|
|
|
uart1: serial@1000a000 {
|
2012-02-28 20:57:50 +00:00
|
|
|
compatible = "fsl,imx27-uart", "fsl,imx21-uart";
|
|
|
|
reg = <0x1000a000 0x1000>;
|
|
|
|
interrupts = <20>;
|
2012-11-28 17:55:30 +00:00
|
|
|
clocks = <&clks 81>, <&clks 61>;
|
|
|
|
clock-names = "ipg", "per";
|
2012-02-28 20:57:50 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-04-02 06:39:26 +00:00
|
|
|
uart2: serial@1000b000 {
|
2012-02-28 20:57:50 +00:00
|
|
|
compatible = "fsl,imx27-uart", "fsl,imx21-uart";
|
|
|
|
reg = <0x1000b000 0x1000>;
|
|
|
|
interrupts = <19>;
|
2012-11-28 17:55:30 +00:00
|
|
|
clocks = <&clks 80>, <&clks 61>;
|
|
|
|
clock-names = "ipg", "per";
|
2012-02-28 20:57:50 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-04-02 06:39:26 +00:00
|
|
|
uart3: serial@1000c000 {
|
2012-02-28 20:57:50 +00:00
|
|
|
compatible = "fsl,imx27-uart", "fsl,imx21-uart";
|
|
|
|
reg = <0x1000c000 0x1000>;
|
|
|
|
interrupts = <18>;
|
2012-11-28 17:55:30 +00:00
|
|
|
clocks = <&clks 79>, <&clks 61>;
|
|
|
|
clock-names = "ipg", "per";
|
2012-02-28 20:57:50 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-04-02 06:39:26 +00:00
|
|
|
uart4: serial@1000d000 {
|
2012-02-28 20:57:50 +00:00
|
|
|
compatible = "fsl,imx27-uart", "fsl,imx21-uart";
|
|
|
|
reg = <0x1000d000 0x1000>;
|
|
|
|
interrupts = <17>;
|
2012-11-28 17:55:30 +00:00
|
|
|
clocks = <&clks 78>, <&clks 61>;
|
|
|
|
clock-names = "ipg", "per";
|
2012-02-28 20:57:50 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
cspi1: cspi@1000e000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,imx27-cspi";
|
|
|
|
reg = <0x1000e000 0x1000>;
|
|
|
|
interrupts = <16>;
|
2013-05-23 11:38:05 +00:00
|
|
|
clocks = <&clks 53>, <&clks 53>;
|
2012-11-28 17:55:30 +00:00
|
|
|
clock-names = "ipg", "per";
|
2012-02-28 20:57:50 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
cspi2: cspi@1000f000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,imx27-cspi";
|
|
|
|
reg = <0x1000f000 0x1000>;
|
|
|
|
interrupts = <15>;
|
2013-05-23 11:38:05 +00:00
|
|
|
clocks = <&clks 52>, <&clks 52>;
|
2012-11-28 17:55:30 +00:00
|
|
|
clock-names = "ipg", "per";
|
2012-02-28 20:57:50 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c1: i2c@10012000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-09-14 07:19:00 +00:00
|
|
|
compatible = "fsl,imx27-i2c", "fsl,imx21-i2c";
|
2012-02-28 20:57:50 +00:00
|
|
|
reg = <0x10012000 0x1000>;
|
|
|
|
interrupts = <12>;
|
2012-11-28 17:55:30 +00:00
|
|
|
clocks = <&clks 40>;
|
2012-02-28 20:57:50 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-06-08 14:39:37 +00:00
|
|
|
sdhci1: sdhci@10013000 {
|
|
|
|
compatible = "fsl,imx27-mmc", "fsl,imx21-mmc";
|
|
|
|
reg = <0x10013000 0x1000>;
|
|
|
|
interrupts = <11>;
|
|
|
|
clocks = <&clks 30>, <&clks 60>;
|
|
|
|
clock-names = "ipg", "per";
|
|
|
|
dmas = <&dma 7>;
|
|
|
|
dma-names = "rx-tx";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
sdhci2: sdhci@10014000 {
|
|
|
|
compatible = "fsl,imx27-mmc", "fsl,imx21-mmc";
|
|
|
|
reg = <0x10014000 0x1000>;
|
|
|
|
interrupts = <10>;
|
|
|
|
clocks = <&clks 29>, <&clks 60>;
|
|
|
|
clock-names = "ipg", "per";
|
|
|
|
dmas = <&dma 6>;
|
|
|
|
dma-names = "rx-tx";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-02-28 20:57:50 +00:00
|
|
|
gpio1: gpio@10015000 {
|
|
|
|
compatible = "fsl,imx27-gpio", "fsl,imx21-gpio";
|
|
|
|
reg = <0x10015000 0x100>;
|
|
|
|
interrupts = <8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
2012-07-06 12:03:37 +00:00
|
|
|
#interrupt-cells = <2>;
|
2012-02-28 20:57:50 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio2: gpio@10015100 {
|
|
|
|
compatible = "fsl,imx27-gpio", "fsl,imx21-gpio";
|
|
|
|
reg = <0x10015100 0x100>;
|
|
|
|
interrupts = <8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
2012-07-06 12:03:37 +00:00
|
|
|
#interrupt-cells = <2>;
|
2012-02-28 20:57:50 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio3: gpio@10015200 {
|
|
|
|
compatible = "fsl,imx27-gpio", "fsl,imx21-gpio";
|
|
|
|
reg = <0x10015200 0x100>;
|
|
|
|
interrupts = <8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
2012-07-06 12:03:37 +00:00
|
|
|
#interrupt-cells = <2>;
|
2012-02-28 20:57:50 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio4: gpio@10015300 {
|
|
|
|
compatible = "fsl,imx27-gpio", "fsl,imx21-gpio";
|
|
|
|
reg = <0x10015300 0x100>;
|
|
|
|
interrupts = <8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
2012-07-06 12:03:37 +00:00
|
|
|
#interrupt-cells = <2>;
|
2012-02-28 20:57:50 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio5: gpio@10015400 {
|
|
|
|
compatible = "fsl,imx27-gpio", "fsl,imx21-gpio";
|
|
|
|
reg = <0x10015400 0x100>;
|
|
|
|
interrupts = <8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
2012-07-06 12:03:37 +00:00
|
|
|
#interrupt-cells = <2>;
|
2012-02-28 20:57:50 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
gpio6: gpio@10015500 {
|
|
|
|
compatible = "fsl,imx27-gpio", "fsl,imx21-gpio";
|
|
|
|
reg = <0x10015500 0x100>;
|
|
|
|
interrupts = <8>;
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
2012-07-06 12:03:37 +00:00
|
|
|
#interrupt-cells = <2>;
|
2012-02-28 20:57:50 +00:00
|
|
|
};
|
|
|
|
|
2013-06-23 06:54:46 +00:00
|
|
|
audmux: audmux@10016000 {
|
|
|
|
compatible = "fsl,imx27-audmux", "fsl,imx21-audmux";
|
|
|
|
reg = <0x10016000 0x1000>;
|
|
|
|
clocks = <&clks 0>;
|
|
|
|
clock-names = "audmux";
|
|
|
|
};
|
|
|
|
|
2012-02-28 20:57:50 +00:00
|
|
|
cspi3: cspi@10017000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "fsl,imx27-cspi";
|
|
|
|
reg = <0x10017000 0x1000>;
|
|
|
|
interrupts = <6>;
|
2013-05-23 11:38:05 +00:00
|
|
|
clocks = <&clks 51>, <&clks 51>;
|
2012-11-28 17:55:30 +00:00
|
|
|
clock-names = "ipg", "per";
|
2012-02-28 20:57:50 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-03-14 12:08:57 +00:00
|
|
|
gpt4: timer@10019000 {
|
|
|
|
compatible = "fsl,imx27-gpt", "fsl,imx1-gpt";
|
|
|
|
reg = <0x10019000 0x1000>;
|
|
|
|
interrupts = <4>;
|
2013-03-14 12:09:02 +00:00
|
|
|
clocks = <&clks 43>, <&clks 61>;
|
|
|
|
clock-names = "ipg", "per";
|
2013-03-14 12:08:57 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
gpt5: timer@1001a000 {
|
|
|
|
compatible = "fsl,imx27-gpt", "fsl,imx1-gpt";
|
|
|
|
reg = <0x1001a000 0x1000>;
|
|
|
|
interrupts = <3>;
|
2013-03-14 12:09:02 +00:00
|
|
|
clocks = <&clks 42>, <&clks 61>;
|
|
|
|
clock-names = "ipg", "per";
|
2013-03-14 12:08:57 +00:00
|
|
|
};
|
|
|
|
|
2012-04-02 06:39:26 +00:00
|
|
|
uart5: serial@1001b000 {
|
2012-02-28 20:57:50 +00:00
|
|
|
compatible = "fsl,imx27-uart", "fsl,imx21-uart";
|
|
|
|
reg = <0x1001b000 0x1000>;
|
|
|
|
interrupts = <49>;
|
2012-11-28 17:55:30 +00:00
|
|
|
clocks = <&clks 77>, <&clks 61>;
|
|
|
|
clock-names = "ipg", "per";
|
2012-02-28 20:57:50 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-04-02 06:39:26 +00:00
|
|
|
uart6: serial@1001c000 {
|
2012-02-28 20:57:50 +00:00
|
|
|
compatible = "fsl,imx27-uart", "fsl,imx21-uart";
|
|
|
|
reg = <0x1001c000 0x1000>;
|
|
|
|
interrupts = <48>;
|
2012-11-28 17:55:30 +00:00
|
|
|
clocks = <&clks 78>, <&clks 61>;
|
|
|
|
clock-names = "ipg", "per";
|
2012-02-28 20:57:50 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c2: i2c@1001d000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2012-09-14 07:19:00 +00:00
|
|
|
compatible = "fsl,imx27-i2c", "fsl,imx21-i2c";
|
2012-02-28 20:57:50 +00:00
|
|
|
reg = <0x1001d000 0x1000>;
|
|
|
|
interrupts = <1>;
|
2012-11-28 17:55:30 +00:00
|
|
|
clocks = <&clks 39>;
|
2012-02-28 20:57:50 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-06-08 14:39:37 +00:00
|
|
|
sdhci3: sdhci@1001e000 {
|
|
|
|
compatible = "fsl,imx27-mmc", "fsl,imx21-mmc";
|
|
|
|
reg = <0x1001e000 0x1000>;
|
|
|
|
interrupts = <9>;
|
|
|
|
clocks = <&clks 28>, <&clks 60>;
|
|
|
|
clock-names = "ipg", "per";
|
|
|
|
dmas = <&dma 36>;
|
|
|
|
dma-names = "rx-tx";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-03-14 12:08:57 +00:00
|
|
|
gpt6: timer@1001f000 {
|
|
|
|
compatible = "fsl,imx27-gpt", "fsl,imx1-gpt";
|
|
|
|
reg = <0x1001f000 0x1000>;
|
|
|
|
interrupts = <2>;
|
2013-03-14 12:09:02 +00:00
|
|
|
clocks = <&clks 41>, <&clks 61>;
|
|
|
|
clock-names = "ipg", "per";
|
2013-03-14 12:08:57 +00:00
|
|
|
};
|
2012-11-21 19:19:38 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
aipi@10020000 { /* AIPI2 */
|
|
|
|
compatible = "fsl,aipi-bus", "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
reg = <0x10020000 0x20000>;
|
|
|
|
ranges;
|
|
|
|
|
2013-06-15 12:22:58 +00:00
|
|
|
coda: coda@10023000 {
|
|
|
|
compatible = "fsl,imx27-vpu";
|
|
|
|
reg = <0x10023000 0x0200>;
|
|
|
|
interrupts = <53>;
|
|
|
|
clocks = <&clks 57>, <&clks 66>;
|
|
|
|
clock-names = "per", "ahb";
|
|
|
|
iram = <&iram>;
|
|
|
|
};
|
|
|
|
|
2013-06-23 06:54:45 +00:00
|
|
|
sahara2: sahara@10025000 {
|
|
|
|
compatible = "fsl,imx27-sahara";
|
|
|
|
reg = <0x10025000 0x1000>;
|
|
|
|
interrupts = <59>;
|
|
|
|
clocks = <&clks 32>, <&clks 64>;
|
|
|
|
clock-names = "ipg", "ahb";
|
|
|
|
};
|
|
|
|
|
2013-06-15 12:22:58 +00:00
|
|
|
clks: ccm@10027000{
|
|
|
|
compatible = "fsl,imx27-ccm";
|
|
|
|
reg = <0x10027000 0x1000>;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
};
|
|
|
|
|
2012-04-02 06:39:26 +00:00
|
|
|
fec: ethernet@1002b000 {
|
2012-02-28 20:57:50 +00:00
|
|
|
compatible = "fsl,imx27-fec";
|
|
|
|
reg = <0x1002b000 0x4000>;
|
|
|
|
interrupts = <50>;
|
2012-11-28 17:55:30 +00:00
|
|
|
clocks = <&clks 48>, <&clks 67>, <&clks 0>;
|
|
|
|
clock-names = "ipg", "ahb", "ptp";
|
2012-02-28 20:57:50 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
2012-11-15 08:31:52 +00:00
|
|
|
|
2013-06-15 12:22:58 +00:00
|
|
|
iram: iram@ffff4c00 {
|
|
|
|
compatible = "mmio-sram";
|
|
|
|
reg = <0xffff4c00 0xb400>;
|
|
|
|
};
|
2012-11-28 17:55:30 +00:00
|
|
|
|
2012-11-15 08:31:52 +00:00
|
|
|
nfc: nand@d8000000 {
|
2012-04-23 09:23:42 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
compatible = "fsl,imx27-nand";
|
|
|
|
reg = <0xd8000000 0x1000>;
|
|
|
|
interrupts = <29>;
|
2012-11-28 17:55:30 +00:00
|
|
|
clocks = <&clks 54>;
|
2012-04-23 09:23:42 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2012-02-28 20:57:50 +00:00
|
|
|
};
|
|
|
|
};
|