2006-01-02 09:14:23 +00:00
|
|
|
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
|
2005-04-16 22:20:36 +00:00
|
|
|
*/
|
2006-01-02 09:14:23 +00:00
|
|
|
/*
|
2005-04-16 22:20:36 +00:00
|
|
|
* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
|
|
|
|
* All Rights Reserved.
|
2005-06-23 12:46:46 +00:00
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the
|
|
|
|
* "Software"), to deal in the Software without restriction, including
|
|
|
|
* without limitation the rights to use, copy, modify, merge, publish,
|
|
|
|
* distribute, sub license, and/or sell copies of the Software, and to
|
|
|
|
* permit persons to whom the Software is furnished to do so, subject to
|
|
|
|
* the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice (including the
|
|
|
|
* next paragraph) shall be included in all copies or substantial portions
|
|
|
|
* of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
|
|
|
|
* OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
|
|
|
|
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
|
|
|
|
* IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
|
|
|
|
* ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
|
|
|
|
* TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
|
|
|
|
* SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
2006-01-02 09:14:23 +00:00
|
|
|
*/
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
#include "drmP.h"
|
|
|
|
#include "drm.h"
|
|
|
|
#include "i915_drm.h"
|
|
|
|
#include "i915_drv.h"
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-07 22:24:08 +00:00
|
|
|
#include "intel_drv.h"
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
#define MAX_NOPID ((u32)~0)
|
|
|
|
|
2008-11-04 10:03:27 +00:00
|
|
|
/**
|
|
|
|
* Interrupts that are always left unmasked.
|
|
|
|
*
|
|
|
|
* Since pipe events are edge-triggered from the PIPESTAT register to IIR,
|
|
|
|
* we leave them always unmasked in IMR and then control enabling them through
|
|
|
|
* PIPESTAT alone.
|
|
|
|
*/
|
|
|
|
#define I915_INTERRUPT_ENABLE_FIX (I915_ASLE_INTERRUPT | \
|
|
|
|
I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
|
|
|
|
I915_DISPLAY_PIPE_B_EVENT_INTERRUPT)
|
|
|
|
|
|
|
|
/** Interrupts that we mask and unmask at runtime. */
|
|
|
|
#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT)
|
|
|
|
|
|
|
|
/** These are all of the interrupts used by the driver */
|
|
|
|
#define I915_INTERRUPT_ENABLE_MASK (I915_INTERRUPT_ENABLE_FIX | \
|
|
|
|
I915_INTERRUPT_ENABLE_VAR)
|
2008-07-29 19:10:39 +00:00
|
|
|
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-07 22:24:08 +00:00
|
|
|
#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
|
|
|
|
PIPE_VBLANK_INTERRUPT_STATUS)
|
|
|
|
|
|
|
|
#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
|
|
|
|
PIPE_VBLANK_INTERRUPT_ENABLE)
|
|
|
|
|
|
|
|
#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
|
|
|
|
DRM_I915_VBLANK_PIPE_B)
|
|
|
|
|
2008-08-05 18:37:25 +00:00
|
|
|
void
|
2008-07-29 19:10:39 +00:00
|
|
|
i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
|
|
|
|
{
|
|
|
|
if ((dev_priv->irq_mask_reg & mask) != 0) {
|
|
|
|
dev_priv->irq_mask_reg &= ~mask;
|
|
|
|
I915_WRITE(IMR, dev_priv->irq_mask_reg);
|
|
|
|
(void) I915_READ(IMR);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
|
|
|
|
{
|
|
|
|
if ((dev_priv->irq_mask_reg & mask) != mask) {
|
|
|
|
dev_priv->irq_mask_reg |= mask;
|
|
|
|
I915_WRITE(IMR, dev_priv->irq_mask_reg);
|
|
|
|
(void) I915_READ(IMR);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-11-04 10:03:27 +00:00
|
|
|
static inline u32
|
|
|
|
i915_pipestat(int pipe)
|
|
|
|
{
|
|
|
|
if (pipe == 0)
|
|
|
|
return PIPEASTAT;
|
|
|
|
if (pipe == 1)
|
|
|
|
return PIPEBSTAT;
|
2008-12-01 21:14:08 +00:00
|
|
|
BUG();
|
2008-11-04 10:03:27 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
|
|
|
|
{
|
|
|
|
if ((dev_priv->pipestat[pipe] & mask) != mask) {
|
|
|
|
u32 reg = i915_pipestat(pipe);
|
|
|
|
|
|
|
|
dev_priv->pipestat[pipe] |= mask;
|
|
|
|
/* Enable the interrupt, clear any pending status */
|
|
|
|
I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
|
|
|
|
(void) I915_READ(reg);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
|
|
|
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
|
|
|
|
{
|
|
|
|
if ((dev_priv->pipestat[pipe] & mask) != 0) {
|
|
|
|
u32 reg = i915_pipestat(pipe);
|
|
|
|
|
|
|
|
dev_priv->pipestat[pipe] &= ~mask;
|
|
|
|
I915_WRITE(reg, dev_priv->pipestat[pipe]);
|
|
|
|
(void) I915_READ(reg);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-09-30 19:14:26 +00:00
|
|
|
/**
|
|
|
|
* i915_pipe_enabled - check if a pipe is enabled
|
|
|
|
* @dev: DRM device
|
|
|
|
* @pipe: pipe to check
|
|
|
|
*
|
|
|
|
* Reading certain registers when the pipe is disabled can hang the chip.
|
|
|
|
* Use this routine to make sure the PLL is running and the pipe is active
|
|
|
|
* before reading such registers if unsure.
|
|
|
|
*/
|
|
|
|
static int
|
|
|
|
i915_pipe_enabled(struct drm_device *dev, int pipe)
|
|
|
|
{
|
|
|
|
drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
|
|
|
|
unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;
|
|
|
|
|
|
|
|
if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2008-10-19 02:39:29 +00:00
|
|
|
/* Called from drm generic code, passed a 'crtc', which
|
|
|
|
* we use as a pipe index
|
|
|
|
*/
|
|
|
|
u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
|
2008-09-30 19:14:26 +00:00
|
|
|
{
|
|
|
|
drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
|
|
|
|
unsigned long high_frame;
|
|
|
|
unsigned long low_frame;
|
|
|
|
u32 high1, high2, low, count;
|
|
|
|
|
|
|
|
high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
|
|
|
|
low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
|
|
|
|
|
|
|
|
if (!i915_pipe_enabled(dev, pipe)) {
|
|
|
|
DRM_ERROR("trying to get vblank count for disabled pipe %d\n", pipe);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* High & low register fields aren't synchronized, so make sure
|
|
|
|
* we get a low value that's stable across two reads of the high
|
|
|
|
* register.
|
|
|
|
*/
|
|
|
|
do {
|
|
|
|
high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
|
|
|
|
PIPE_FRAME_HIGH_SHIFT);
|
|
|
|
low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
|
|
|
|
PIPE_FRAME_LOW_SHIFT);
|
|
|
|
high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
|
|
|
|
PIPE_FRAME_HIGH_SHIFT);
|
|
|
|
} while (high1 != high2);
|
|
|
|
|
|
|
|
count = (high1 << 8) | low;
|
|
|
|
|
|
|
|
return count;
|
|
|
|
}
|
|
|
|
|
2009-02-06 18:22:41 +00:00
|
|
|
u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
|
|
|
|
{
|
|
|
|
drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
|
|
|
|
int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
|
|
|
|
|
|
|
|
if (!i915_pipe_enabled(dev, pipe)) {
|
|
|
|
DRM_ERROR("trying to get vblank count for disabled pipe %d\n", pipe);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
return I915_READ(reg);
|
|
|
|
}
|
|
|
|
|
2005-04-16 22:20:36 +00:00
|
|
|
irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
|
|
|
|
{
|
2007-07-11 05:53:27 +00:00
|
|
|
struct drm_device *dev = (struct drm_device *) arg;
|
2005-04-16 22:20:36 +00:00
|
|
|
drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
|
2008-11-28 04:22:24 +00:00
|
|
|
struct drm_i915_master_private *master_priv;
|
2008-11-04 23:50:30 +00:00
|
|
|
u32 iir, new_iir;
|
|
|
|
u32 pipea_stats, pipeb_stats;
|
2008-11-19 22:03:05 +00:00
|
|
|
u32 vblank_status;
|
|
|
|
u32 vblank_enable;
|
2008-09-30 19:14:26 +00:00
|
|
|
int vblank = 0;
|
2008-11-04 10:03:27 +00:00
|
|
|
unsigned long irqflags;
|
2008-11-19 22:03:05 +00:00
|
|
|
int irq_received;
|
|
|
|
int ret = IRQ_NONE;
|
2006-03-20 07:34:29 +00:00
|
|
|
|
2008-10-06 22:14:12 +00:00
|
|
|
atomic_inc(&dev_priv->irq_received);
|
|
|
|
|
2008-07-29 19:10:39 +00:00
|
|
|
iir = I915_READ(IIR);
|
2006-10-24 13:37:43 +00:00
|
|
|
|
2008-11-19 22:03:05 +00:00
|
|
|
if (IS_I965G(dev)) {
|
|
|
|
vblank_status = I915_START_VBLANK_INTERRUPT_STATUS;
|
|
|
|
vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE;
|
|
|
|
} else {
|
|
|
|
vblank_status = I915_VBLANK_INTERRUPT_STATUS;
|
|
|
|
vblank_enable = I915_VBLANK_INTERRUPT_ENABLE;
|
|
|
|
}
|
2008-05-07 02:15:39 +00:00
|
|
|
|
2008-11-19 22:03:05 +00:00
|
|
|
for (;;) {
|
|
|
|
irq_received = iir != 0;
|
|
|
|
|
|
|
|
/* Can't rely on pipestat interrupt bit in iir as it might
|
|
|
|
* have been cleared after the pipestat interrupt was received.
|
|
|
|
* It doesn't set the bit in iir again, but it still produces
|
|
|
|
* interrupts (for non-MSI).
|
|
|
|
*/
|
|
|
|
spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
|
|
|
|
pipea_stats = I915_READ(PIPEASTAT);
|
|
|
|
pipeb_stats = I915_READ(PIPEBSTAT);
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-07 22:24:08 +00:00
|
|
|
|
2008-11-04 23:50:30 +00:00
|
|
|
/*
|
|
|
|
* Clear the PIPE(A|B)STAT regs before the IIR
|
|
|
|
*/
|
2008-11-19 22:03:05 +00:00
|
|
|
if (pipea_stats & 0x8000ffff) {
|
2008-11-04 23:50:30 +00:00
|
|
|
I915_WRITE(PIPEASTAT, pipea_stats);
|
2008-11-19 22:03:05 +00:00
|
|
|
irq_received = 1;
|
2008-11-04 23:50:30 +00:00
|
|
|
}
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2008-11-19 22:03:05 +00:00
|
|
|
if (pipeb_stats & 0x8000ffff) {
|
2008-11-04 23:50:30 +00:00
|
|
|
I915_WRITE(PIPEBSTAT, pipeb_stats);
|
2008-11-19 22:03:05 +00:00
|
|
|
irq_received = 1;
|
2008-11-04 23:50:30 +00:00
|
|
|
}
|
2008-11-19 22:03:05 +00:00
|
|
|
spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
|
|
|
|
|
|
|
|
if (!irq_received)
|
|
|
|
break;
|
|
|
|
|
|
|
|
ret = IRQ_HANDLED;
|
2008-08-05 18:37:25 +00:00
|
|
|
|
2008-11-04 23:50:30 +00:00
|
|
|
I915_WRITE(IIR, iir);
|
|
|
|
new_iir = I915_READ(IIR); /* Flush posted writes */
|
2008-11-04 10:03:27 +00:00
|
|
|
|
2008-11-28 04:22:24 +00:00
|
|
|
if (dev->primary->master) {
|
|
|
|
master_priv = dev->primary->master->driver_priv;
|
|
|
|
if (master_priv->sarea_priv)
|
|
|
|
master_priv->sarea_priv->last_dispatch =
|
|
|
|
READ_BREADCRUMB(dev_priv);
|
|
|
|
}
|
2008-09-30 19:14:26 +00:00
|
|
|
|
2008-11-04 23:50:30 +00:00
|
|
|
if (iir & I915_USER_INTERRUPT) {
|
|
|
|
dev_priv->mm.irq_gem_seqno = i915_get_gem_seqno(dev);
|
|
|
|
DRM_WAKEUP(&dev_priv->irq_queue);
|
|
|
|
}
|
2008-07-30 19:06:12 +00:00
|
|
|
|
2008-11-19 22:03:05 +00:00
|
|
|
if (pipea_stats & vblank_status) {
|
2008-11-04 23:50:30 +00:00
|
|
|
vblank++;
|
|
|
|
drm_handle_vblank(dev, 0);
|
|
|
|
}
|
2008-11-04 10:03:27 +00:00
|
|
|
|
2008-11-19 22:03:05 +00:00
|
|
|
if (pipeb_stats & vblank_status) {
|
2008-11-04 23:50:30 +00:00
|
|
|
vblank++;
|
|
|
|
drm_handle_vblank(dev, 1);
|
|
|
|
}
|
2008-11-04 10:03:27 +00:00
|
|
|
|
2008-11-04 23:50:30 +00:00
|
|
|
if ((pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
|
|
|
|
(iir & I915_ASLE_INTERRUPT))
|
|
|
|
opregion_asle_intr(dev);
|
|
|
|
|
|
|
|
/* With MSI, interrupts are only generated when iir
|
|
|
|
* transitions from zero to nonzero. If another bit got
|
|
|
|
* set while we were handling the existing iir bits, then
|
|
|
|
* we would never get another interrupt.
|
|
|
|
*
|
|
|
|
* This is fine on non-MSI as well, as if we hit this path
|
|
|
|
* we avoid exiting the interrupt handler only to generate
|
|
|
|
* another one.
|
|
|
|
*
|
|
|
|
* Note that for MSI this could cause a stray interrupt report
|
|
|
|
* if an interrupt landed in the time between writing IIR and
|
|
|
|
* the posting read. This should be rare enough to never
|
|
|
|
* trigger the 99% of 100,000 interrupts test for disabling
|
|
|
|
* stray interrupts.
|
|
|
|
*/
|
|
|
|
iir = new_iir;
|
2008-11-19 22:03:05 +00:00
|
|
|
}
|
2008-09-30 19:14:26 +00:00
|
|
|
|
2008-11-19 22:03:05 +00:00
|
|
|
return ret;
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
|
|
|
|
2008-05-07 02:15:39 +00:00
|
|
|
static int i915_emit_irq(struct drm_device * dev)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
drm_i915_private_t *dev_priv = dev->dev_private;
|
2008-11-28 04:22:24 +00:00
|
|
|
struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
|
2005-04-16 22:20:36 +00:00
|
|
|
RING_LOCALS;
|
|
|
|
|
|
|
|
i915_kernel_lost_context(dev);
|
|
|
|
|
2008-01-24 05:58:57 +00:00
|
|
|
DRM_DEBUG("\n");
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2008-08-20 15:20:13 +00:00
|
|
|
dev_priv->counter++;
|
2006-08-12 06:29:24 +00:00
|
|
|
if (dev_priv->counter > 0x7FFFFFFFUL)
|
2008-08-20 15:20:13 +00:00
|
|
|
dev_priv->counter = 1;
|
2008-11-28 04:22:24 +00:00
|
|
|
if (master_priv->sarea_priv)
|
|
|
|
master_priv->sarea_priv->last_enqueue = dev_priv->counter;
|
2006-08-12 06:29:24 +00:00
|
|
|
|
2008-11-08 01:44:14 +00:00
|
|
|
BEGIN_LP_RING(4);
|
2008-07-29 18:54:06 +00:00
|
|
|
OUT_RING(MI_STORE_DWORD_INDEX);
|
2008-11-08 01:44:14 +00:00
|
|
|
OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
|
2006-08-12 06:29:24 +00:00
|
|
|
OUT_RING(dev_priv->counter);
|
2008-07-29 18:54:06 +00:00
|
|
|
OUT_RING(MI_USER_INTERRUPT);
|
2005-04-16 22:20:36 +00:00
|
|
|
ADVANCE_LP_RING();
|
2007-11-05 02:50:58 +00:00
|
|
|
|
2006-08-12 06:29:24 +00:00
|
|
|
return dev_priv->counter;
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
|
|
|
|
2008-07-30 19:06:12 +00:00
|
|
|
void i915_user_irq_get(struct drm_device *dev)
|
2008-07-29 19:10:39 +00:00
|
|
|
{
|
|
|
|
drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
|
2008-10-16 18:31:38 +00:00
|
|
|
unsigned long irqflags;
|
2008-07-29 19:10:39 +00:00
|
|
|
|
2008-10-16 18:31:38 +00:00
|
|
|
spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
|
2008-07-29 19:10:39 +00:00
|
|
|
if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1))
|
|
|
|
i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
|
2008-10-16 18:31:38 +00:00
|
|
|
spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
|
2008-07-29 19:10:39 +00:00
|
|
|
}
|
|
|
|
|
2008-09-30 19:14:26 +00:00
|
|
|
void i915_user_irq_put(struct drm_device *dev)
|
2008-07-29 19:10:39 +00:00
|
|
|
{
|
|
|
|
drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
|
2008-10-16 18:31:38 +00:00
|
|
|
unsigned long irqflags;
|
2008-07-29 19:10:39 +00:00
|
|
|
|
2008-10-16 18:31:38 +00:00
|
|
|
spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
|
2008-07-29 19:10:39 +00:00
|
|
|
BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0);
|
|
|
|
if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0))
|
|
|
|
i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
|
2008-10-16 18:31:38 +00:00
|
|
|
spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
|
2008-07-29 19:10:39 +00:00
|
|
|
}
|
|
|
|
|
2007-07-11 05:53:27 +00:00
|
|
|
static int i915_wait_irq(struct drm_device * dev, int irq_nr)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
|
2008-11-28 04:22:24 +00:00
|
|
|
struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
|
2005-04-16 22:20:36 +00:00
|
|
|
int ret = 0;
|
|
|
|
|
2008-01-24 05:58:57 +00:00
|
|
|
DRM_DEBUG("irq_nr=%d breadcrumb=%d\n", irq_nr,
|
2005-04-16 22:20:36 +00:00
|
|
|
READ_BREADCRUMB(dev_priv));
|
|
|
|
|
2008-07-29 19:10:39 +00:00
|
|
|
if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
|
2008-11-28 04:22:24 +00:00
|
|
|
if (master_priv->sarea_priv)
|
|
|
|
master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
|
2005-04-16 22:20:36 +00:00
|
|
|
return 0;
|
2008-07-29 19:10:39 +00:00
|
|
|
}
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2008-11-28 04:22:24 +00:00
|
|
|
if (master_priv->sarea_priv)
|
|
|
|
master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2008-07-29 19:10:39 +00:00
|
|
|
i915_user_irq_get(dev);
|
2005-04-16 22:20:36 +00:00
|
|
|
DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ,
|
|
|
|
READ_BREADCRUMB(dev_priv) >= irq_nr);
|
2008-07-29 19:10:39 +00:00
|
|
|
i915_user_irq_put(dev);
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2007-08-25 09:22:43 +00:00
|
|
|
if (ret == -EBUSY) {
|
2008-01-24 05:58:57 +00:00
|
|
|
DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
|
2005-04-16 22:20:36 +00:00
|
|
|
READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
|
|
|
|
}
|
|
|
|
|
2008-05-07 02:15:39 +00:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2005-04-16 22:20:36 +00:00
|
|
|
/* Needs the lock as it touches the ring.
|
|
|
|
*/
|
2007-09-03 02:06:45 +00:00
|
|
|
int i915_irq_emit(struct drm_device *dev, void *data,
|
|
|
|
struct drm_file *file_priv)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
drm_i915_private_t *dev_priv = dev->dev_private;
|
2007-09-03 02:06:45 +00:00
|
|
|
drm_i915_irq_emit_t *emit = data;
|
2005-04-16 22:20:36 +00:00
|
|
|
int result;
|
|
|
|
|
|
|
|
if (!dev_priv) {
|
2008-01-24 05:58:57 +00:00
|
|
|
DRM_ERROR("called with no initialization\n");
|
2007-08-25 09:22:43 +00:00
|
|
|
return -EINVAL;
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
2009-02-25 06:14:12 +00:00
|
|
|
|
|
|
|
RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
|
|
|
|
|
2008-09-01 23:45:29 +00:00
|
|
|
mutex_lock(&dev->struct_mutex);
|
2005-04-16 22:20:36 +00:00
|
|
|
result = i915_emit_irq(dev);
|
2008-09-01 23:45:29 +00:00
|
|
|
mutex_unlock(&dev->struct_mutex);
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2007-09-03 02:06:45 +00:00
|
|
|
if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
|
2005-04-16 22:20:36 +00:00
|
|
|
DRM_ERROR("copy_to_user\n");
|
2007-08-25 09:22:43 +00:00
|
|
|
return -EFAULT;
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Doesn't need the hardware lock.
|
|
|
|
*/
|
2007-09-03 02:06:45 +00:00
|
|
|
int i915_irq_wait(struct drm_device *dev, void *data,
|
|
|
|
struct drm_file *file_priv)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
drm_i915_private_t *dev_priv = dev->dev_private;
|
2007-09-03 02:06:45 +00:00
|
|
|
drm_i915_irq_wait_t *irqwait = data;
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
if (!dev_priv) {
|
2008-01-24 05:58:57 +00:00
|
|
|
DRM_ERROR("called with no initialization\n");
|
2007-08-25 09:22:43 +00:00
|
|
|
return -EINVAL;
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
|
|
|
|
2007-09-03 02:06:45 +00:00
|
|
|
return i915_wait_irq(dev, irqwait->irq_seq);
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
|
|
|
|
2008-10-19 02:39:29 +00:00
|
|
|
/* Called from drm generic code, passed 'crtc' which
|
|
|
|
* we use as a pipe index
|
|
|
|
*/
|
|
|
|
int i915_enable_vblank(struct drm_device *dev, int pipe)
|
2008-09-30 19:14:26 +00:00
|
|
|
{
|
|
|
|
drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
|
2008-10-16 18:31:38 +00:00
|
|
|
unsigned long irqflags;
|
2009-01-08 18:42:15 +00:00
|
|
|
int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
|
|
|
|
u32 pipeconf;
|
|
|
|
|
|
|
|
pipeconf = I915_READ(pipeconf_reg);
|
|
|
|
if (!(pipeconf & PIPEACONF_ENABLE))
|
|
|
|
return -EINVAL;
|
2008-09-30 19:14:26 +00:00
|
|
|
|
2008-10-16 18:31:38 +00:00
|
|
|
spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
|
|
|
|
if (IS_I965G(dev))
|
2008-11-04 10:03:27 +00:00
|
|
|
i915_enable_pipestat(dev_priv, pipe,
|
|
|
|
PIPE_START_VBLANK_INTERRUPT_ENABLE);
|
2008-10-16 18:31:38 +00:00
|
|
|
else
|
2008-11-04 10:03:27 +00:00
|
|
|
i915_enable_pipestat(dev_priv, pipe,
|
|
|
|
PIPE_VBLANK_INTERRUPT_ENABLE);
|
2008-10-16 18:31:38 +00:00
|
|
|
spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
|
2008-09-30 19:14:26 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2008-10-19 02:39:29 +00:00
|
|
|
/* Called from drm generic code, passed 'crtc' which
|
|
|
|
* we use as a pipe index
|
|
|
|
*/
|
|
|
|
void i915_disable_vblank(struct drm_device *dev, int pipe)
|
2008-09-30 19:14:26 +00:00
|
|
|
{
|
|
|
|
drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
|
2008-10-16 18:31:38 +00:00
|
|
|
unsigned long irqflags;
|
2008-09-30 19:14:26 +00:00
|
|
|
|
2008-10-16 18:31:38 +00:00
|
|
|
spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
|
2008-11-04 10:03:27 +00:00
|
|
|
i915_disable_pipestat(dev_priv, pipe,
|
|
|
|
PIPE_VBLANK_INTERRUPT_ENABLE |
|
|
|
|
PIPE_START_VBLANK_INTERRUPT_ENABLE);
|
2008-10-16 18:31:38 +00:00
|
|
|
spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
|
2008-09-30 19:14:26 +00:00
|
|
|
}
|
|
|
|
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-07 22:24:08 +00:00
|
|
|
void i915_enable_interrupt (struct drm_device *dev)
|
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
|
opregion_enable_asle(dev);
|
|
|
|
dev_priv->irq_enabled = 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2006-06-24 07:07:34 +00:00
|
|
|
/* Set the vblank monitor pipe
|
|
|
|
*/
|
2007-09-03 02:06:45 +00:00
|
|
|
int i915_vblank_pipe_set(struct drm_device *dev, void *data,
|
|
|
|
struct drm_file *file_priv)
|
2006-06-24 07:07:34 +00:00
|
|
|
{
|
|
|
|
drm_i915_private_t *dev_priv = dev->dev_private;
|
|
|
|
|
|
|
|
if (!dev_priv) {
|
2008-01-24 05:58:57 +00:00
|
|
|
DRM_ERROR("called with no initialization\n");
|
2007-08-25 09:22:43 +00:00
|
|
|
return -EINVAL;
|
2006-06-24 07:07:34 +00:00
|
|
|
}
|
|
|
|
|
2006-10-24 14:08:23 +00:00
|
|
|
return 0;
|
2006-06-24 07:07:34 +00:00
|
|
|
}
|
|
|
|
|
2007-09-03 02:06:45 +00:00
|
|
|
int i915_vblank_pipe_get(struct drm_device *dev, void *data,
|
|
|
|
struct drm_file *file_priv)
|
2006-06-24 07:07:34 +00:00
|
|
|
{
|
|
|
|
drm_i915_private_t *dev_priv = dev->dev_private;
|
2007-09-03 02:06:45 +00:00
|
|
|
drm_i915_vblank_pipe_t *pipe = data;
|
2006-06-24 07:07:34 +00:00
|
|
|
|
|
|
|
if (!dev_priv) {
|
2008-01-24 05:58:57 +00:00
|
|
|
DRM_ERROR("called with no initialization\n");
|
2007-08-25 09:22:43 +00:00
|
|
|
return -EINVAL;
|
2006-06-24 07:07:34 +00:00
|
|
|
}
|
|
|
|
|
2008-09-30 19:14:26 +00:00
|
|
|
pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
|
2007-09-03 02:06:45 +00:00
|
|
|
|
2006-06-24 07:07:34 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2006-10-24 13:37:43 +00:00
|
|
|
/**
|
|
|
|
* Schedule buffer swap at given vertical blank.
|
|
|
|
*/
|
2007-09-03 02:06:45 +00:00
|
|
|
int i915_vblank_swap(struct drm_device *dev, void *data,
|
|
|
|
struct drm_file *file_priv)
|
2006-10-24 13:37:43 +00:00
|
|
|
{
|
2008-11-04 20:01:24 +00:00
|
|
|
/* The delayed swap mechanism was fundamentally racy, and has been
|
|
|
|
* removed. The model was that the client requested a delayed flip/swap
|
|
|
|
* from the kernel, then waited for vblank before continuing to perform
|
|
|
|
* rendering. The problem was that the kernel might wake the client
|
|
|
|
* up before it dispatched the vblank swap (since the lock has to be
|
|
|
|
* held while touching the ringbuffer), in which case the client would
|
|
|
|
* clear and start the next frame before the swap occurred, and
|
|
|
|
* flicker would occur in addition to likely missing the vblank.
|
|
|
|
*
|
|
|
|
* In the absence of this ioctl, userland falls back to a correct path
|
|
|
|
* of waiting for a vblank, then dispatching the swap on its own.
|
|
|
|
* Context switching to userland and back is plenty fast enough for
|
|
|
|
* meeting the requirements of vblank swapping.
|
2008-09-30 19:14:26 +00:00
|
|
|
*/
|
2008-11-04 20:01:24 +00:00
|
|
|
return -EINVAL;
|
2006-10-24 13:37:43 +00:00
|
|
|
}
|
|
|
|
|
2005-04-16 22:20:36 +00:00
|
|
|
/* drm_dma.h hooks
|
|
|
|
*/
|
2007-07-11 05:53:27 +00:00
|
|
|
void i915_driver_irq_preinstall(struct drm_device * dev)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
|
|
|
|
|
DRM: i915: add mode setting support
This commit adds i915 driver support for the DRM mode setting APIs.
Currently, VGA, LVDS, SDVO DVI & VGA, TV and DVO LVDS outputs are
supported. HDMI, DisplayPort and additional SDVO output support will
follow.
Support for the mode setting code is controlled by the new 'modeset'
module option. A new config option, CONFIG_DRM_I915_KMS controls the
default behavior, and whether a PCI ID list is built into the module for
use by user level module utilities.
Note that if mode setting is enabled, user level drivers that access
display registers directly or that don't use the kernel graphics memory
manager will likely corrupt kernel graphics memory, disrupt output
configuration (possibly leading to hangs and/or blank displays), and
prevent panic/oops messages from appearing. So use caution when
enabling this code; be sure your user level code supports the new
interfaces.
A new SysRq key, 'g', provides emergency support for switching back to
the kernel's framebuffer console; which is useful for testing.
Co-authors: Dave Airlie <airlied@linux.ie>, Hong Liu <hong.liu@intel.com>
Signed-off-by: Jesse Barnes <jbarnes@virtuousgeek.org>
Signed-off-by: Eric Anholt <eric@anholt.net>
Signed-off-by: Dave Airlie <airlied@redhat.com>
2008-11-07 22:24:08 +00:00
|
|
|
atomic_set(&dev_priv->irq_received, 0);
|
|
|
|
|
2008-09-30 19:14:26 +00:00
|
|
|
I915_WRITE(HWSTAM, 0xeffe);
|
2008-11-04 10:03:27 +00:00
|
|
|
I915_WRITE(PIPEASTAT, 0);
|
|
|
|
I915_WRITE(PIPEBSTAT, 0);
|
2008-09-30 19:14:26 +00:00
|
|
|
I915_WRITE(IMR, 0xffffffff);
|
2008-07-29 19:10:39 +00:00
|
|
|
I915_WRITE(IER, 0x0);
|
2008-11-04 10:03:27 +00:00
|
|
|
(void) I915_READ(IER);
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
|
|
|
|
2008-09-30 19:14:26 +00:00
|
|
|
int i915_driver_irq_postinstall(struct drm_device *dev)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
|
2008-09-30 19:14:26 +00:00
|
|
|
|
|
|
|
dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
|
|
|
|
|
|
|
|
dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
|
2008-07-29 19:10:39 +00:00
|
|
|
|
2008-11-04 10:03:27 +00:00
|
|
|
/* Unmask the interrupts that we always want on. */
|
|
|
|
dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
|
|
|
|
|
|
|
|
dev_priv->pipestat[0] = 0;
|
|
|
|
dev_priv->pipestat[1] = 0;
|
|
|
|
|
|
|
|
/* Disable pipe interrupt enables, clear pending pipe status */
|
|
|
|
I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
|
|
|
|
I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
|
|
|
|
/* Clear pending interrupt status */
|
|
|
|
I915_WRITE(IIR, I915_READ(IIR));
|
2008-08-05 18:37:25 +00:00
|
|
|
|
2008-07-29 19:10:39 +00:00
|
|
|
I915_WRITE(IER, I915_INTERRUPT_ENABLE_MASK);
|
2008-11-04 10:03:27 +00:00
|
|
|
I915_WRITE(IMR, dev_priv->irq_mask_reg);
|
2008-07-29 19:10:39 +00:00
|
|
|
(void) I915_READ(IER);
|
|
|
|
|
2008-08-05 18:37:25 +00:00
|
|
|
opregion_enable_asle(dev);
|
2005-04-16 22:20:36 +00:00
|
|
|
DRM_INIT_WAITQUEUE(&dev_priv->irq_queue);
|
2008-09-30 19:14:26 +00:00
|
|
|
|
|
|
|
return 0;
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
|
|
|
|
2007-07-11 05:53:27 +00:00
|
|
|
void i915_driver_irq_uninstall(struct drm_device * dev)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
|
2006-02-18 04:17:04 +00:00
|
|
|
|
2005-04-16 22:20:36 +00:00
|
|
|
if (!dev_priv)
|
|
|
|
return;
|
|
|
|
|
2008-09-30 19:14:26 +00:00
|
|
|
dev_priv->vblank_pipe = 0;
|
|
|
|
|
|
|
|
I915_WRITE(HWSTAM, 0xffffffff);
|
2008-11-04 10:03:27 +00:00
|
|
|
I915_WRITE(PIPEASTAT, 0);
|
|
|
|
I915_WRITE(PIPEBSTAT, 0);
|
2008-09-30 19:14:26 +00:00
|
|
|
I915_WRITE(IMR, 0xffffffff);
|
2008-07-29 19:10:39 +00:00
|
|
|
I915_WRITE(IER, 0x0);
|
2008-05-07 02:15:39 +00:00
|
|
|
|
2008-11-04 10:03:27 +00:00
|
|
|
I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
|
|
|
|
I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
|
|
|
|
I915_WRITE(IIR, I915_READ(IIR));
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|