2019-05-29 14:17:56 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0-only */
|
2016-06-29 19:05:31 +00:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2016 Maxime Ripard. All rights reserved.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _CCU_NM_H_
|
|
|
|
#define _CCU_NM_H_
|
|
|
|
|
|
|
|
#include <linux/clk-provider.h>
|
|
|
|
|
|
|
|
#include "ccu_common.h"
|
|
|
|
#include "ccu_div.h"
|
|
|
|
#include "ccu_frac.h"
|
|
|
|
#include "ccu_mult.h"
|
2017-10-12 08:37:00 +00:00
|
|
|
#include "ccu_sdm.h"
|
2016-06-29 19:05:31 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* struct ccu_nm - Definition of an N-M clock
|
|
|
|
*
|
|
|
|
* Clocks based on the formula parent * N / M
|
|
|
|
*/
|
|
|
|
struct ccu_nm {
|
|
|
|
u32 enable;
|
|
|
|
u32 lock;
|
|
|
|
|
2016-09-30 08:05:32 +00:00
|
|
|
struct ccu_mult_internal n;
|
|
|
|
struct ccu_div_internal m;
|
|
|
|
struct ccu_frac_internal frac;
|
2017-10-12 08:37:00 +00:00
|
|
|
struct ccu_sdm_internal sdm;
|
2016-06-29 19:05:31 +00:00
|
|
|
|
2017-12-08 08:35:10 +00:00
|
|
|
unsigned int fixed_post_div;
|
2018-03-01 21:34:27 +00:00
|
|
|
unsigned int min_rate;
|
2018-08-09 16:52:13 +00:00
|
|
|
unsigned int max_rate;
|
2017-12-08 08:35:10 +00:00
|
|
|
|
2016-06-29 19:05:31 +00:00
|
|
|
struct ccu_common common;
|
|
|
|
};
|
|
|
|
|
2017-10-12 08:37:00 +00:00
|
|
|
#define SUNXI_CCU_NM_WITH_SDM_GATE_LOCK(_struct, _name, _parent, _reg, \
|
|
|
|
_nshift, _nwidth, \
|
|
|
|
_mshift, _mwidth, \
|
|
|
|
_sdm_table, _sdm_en, \
|
|
|
|
_sdm_reg, _sdm_reg_en, \
|
|
|
|
_gate, _lock, _flags) \
|
|
|
|
struct ccu_nm _struct = { \
|
|
|
|
.enable = _gate, \
|
|
|
|
.lock = _lock, \
|
|
|
|
.n = _SUNXI_CCU_MULT(_nshift, _nwidth), \
|
|
|
|
.m = _SUNXI_CCU_DIV(_mshift, _mwidth), \
|
|
|
|
.sdm = _SUNXI_CCU_SDM(_sdm_table, _sdm_en, \
|
|
|
|
_sdm_reg, _sdm_reg_en),\
|
|
|
|
.common = { \
|
|
|
|
.reg = _reg, \
|
|
|
|
.features = CCU_FEATURE_SIGMA_DELTA_MOD, \
|
|
|
|
.hw.init = CLK_HW_INIT(_name, \
|
|
|
|
_parent, \
|
|
|
|
&ccu_nm_ops, \
|
|
|
|
_flags), \
|
|
|
|
}, \
|
|
|
|
}
|
|
|
|
|
2016-06-29 19:05:31 +00:00
|
|
|
#define SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(_struct, _name, _parent, _reg, \
|
|
|
|
_nshift, _nwidth, \
|
|
|
|
_mshift, _mwidth, \
|
|
|
|
_frac_en, _frac_sel, \
|
|
|
|
_frac_rate_0, _frac_rate_1, \
|
|
|
|
_gate, _lock, _flags) \
|
|
|
|
struct ccu_nm _struct = { \
|
|
|
|
.enable = _gate, \
|
|
|
|
.lock = _lock, \
|
|
|
|
.n = _SUNXI_CCU_MULT(_nshift, _nwidth), \
|
|
|
|
.m = _SUNXI_CCU_DIV(_mshift, _mwidth), \
|
|
|
|
.frac = _SUNXI_CCU_FRAC(_frac_en, _frac_sel, \
|
|
|
|
_frac_rate_0, \
|
|
|
|
_frac_rate_1), \
|
|
|
|
.common = { \
|
|
|
|
.reg = _reg, \
|
|
|
|
.features = CCU_FEATURE_FRACTIONAL, \
|
|
|
|
.hw.init = CLK_HW_INIT(_name, \
|
|
|
|
_parent, \
|
|
|
|
&ccu_nm_ops, \
|
|
|
|
_flags), \
|
|
|
|
}, \
|
|
|
|
}
|
|
|
|
|
2018-03-01 21:34:27 +00:00
|
|
|
#define SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK_MIN(_struct, _name, _parent, \
|
|
|
|
_reg, _min_rate, \
|
|
|
|
_nshift, _nwidth, \
|
|
|
|
_mshift, _mwidth, \
|
|
|
|
_frac_en, _frac_sel, \
|
|
|
|
_frac_rate_0, _frac_rate_1,\
|
|
|
|
_gate, _lock, _flags) \
|
|
|
|
struct ccu_nm _struct = { \
|
|
|
|
.enable = _gate, \
|
|
|
|
.lock = _lock, \
|
|
|
|
.n = _SUNXI_CCU_MULT(_nshift, _nwidth), \
|
|
|
|
.m = _SUNXI_CCU_DIV(_mshift, _mwidth), \
|
|
|
|
.frac = _SUNXI_CCU_FRAC(_frac_en, _frac_sel, \
|
|
|
|
_frac_rate_0, \
|
|
|
|
_frac_rate_1), \
|
|
|
|
.min_rate = _min_rate, \
|
|
|
|
.common = { \
|
|
|
|
.reg = _reg, \
|
|
|
|
.features = CCU_FEATURE_FRACTIONAL, \
|
|
|
|
.hw.init = CLK_HW_INIT(_name, \
|
|
|
|
_parent, \
|
|
|
|
&ccu_nm_ops, \
|
|
|
|
_flags), \
|
|
|
|
}, \
|
|
|
|
}
|
|
|
|
|
2018-08-09 16:52:13 +00:00
|
|
|
#define SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK_MIN_MAX(_struct, _name, \
|
|
|
|
_parent, _reg, \
|
|
|
|
_min_rate, _max_rate, \
|
|
|
|
_nshift, _nwidth, \
|
|
|
|
_mshift, _mwidth, \
|
|
|
|
_frac_en, _frac_sel, \
|
|
|
|
_frac_rate_0, \
|
|
|
|
_frac_rate_1, \
|
|
|
|
_gate, _lock, _flags) \
|
|
|
|
struct ccu_nm _struct = { \
|
|
|
|
.enable = _gate, \
|
|
|
|
.lock = _lock, \
|
|
|
|
.n = _SUNXI_CCU_MULT(_nshift, _nwidth), \
|
|
|
|
.m = _SUNXI_CCU_DIV(_mshift, _mwidth), \
|
|
|
|
.frac = _SUNXI_CCU_FRAC(_frac_en, _frac_sel, \
|
|
|
|
_frac_rate_0, \
|
|
|
|
_frac_rate_1), \
|
|
|
|
.min_rate = _min_rate, \
|
|
|
|
.max_rate = _max_rate, \
|
|
|
|
.common = { \
|
|
|
|
.reg = _reg, \
|
|
|
|
.features = CCU_FEATURE_FRACTIONAL, \
|
|
|
|
.hw.init = CLK_HW_INIT(_name, \
|
|
|
|
_parent, \
|
|
|
|
&ccu_nm_ops, \
|
|
|
|
_flags), \
|
|
|
|
}, \
|
|
|
|
}
|
|
|
|
|
2016-06-29 19:05:31 +00:00
|
|
|
#define SUNXI_CCU_NM_WITH_GATE_LOCK(_struct, _name, _parent, _reg, \
|
|
|
|
_nshift, _nwidth, \
|
|
|
|
_mshift, _mwidth, \
|
|
|
|
_gate, _lock, _flags) \
|
|
|
|
struct ccu_nm _struct = { \
|
|
|
|
.enable = _gate, \
|
|
|
|
.lock = _lock, \
|
|
|
|
.n = _SUNXI_CCU_MULT(_nshift, _nwidth), \
|
|
|
|
.m = _SUNXI_CCU_DIV(_mshift, _mwidth), \
|
|
|
|
.common = { \
|
|
|
|
.reg = _reg, \
|
|
|
|
.hw.init = CLK_HW_INIT(_name, \
|
|
|
|
_parent, \
|
|
|
|
&ccu_nm_ops, \
|
|
|
|
_flags), \
|
|
|
|
}, \
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline struct ccu_nm *hw_to_ccu_nm(struct clk_hw *hw)
|
|
|
|
{
|
|
|
|
struct ccu_common *common = hw_to_ccu_common(hw);
|
|
|
|
|
|
|
|
return container_of(common, struct ccu_nm, common);
|
|
|
|
}
|
|
|
|
|
|
|
|
extern const struct clk_ops ccu_nm_ops;
|
|
|
|
|
|
|
|
#endif /* _CCU_NM_H_ */
|