2005-04-16 22:20:36 +00:00
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/signal.h>
|
|
|
|
#include <linux/sched.h>
|
|
|
|
#include <linux/ioport.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/slab.h>
|
|
|
|
#include <linux/random.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/kernel_stat.h>
|
|
|
|
#include <linux/sysdev.h>
|
|
|
|
#include <linux/bitops.h>
|
|
|
|
|
|
|
|
#include <asm/atomic.h>
|
|
|
|
#include <asm/system.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/timer.h>
|
|
|
|
#include <asm/pgtable.h>
|
|
|
|
#include <asm/delay.h>
|
|
|
|
#include <asm/desc.h>
|
|
|
|
#include <asm/apic.h>
|
|
|
|
#include <asm/arch_hooks.h>
|
|
|
|
#include <asm/i8259.h>
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This is the 'legacy' 8259A Programmable Interrupt Controller,
|
|
|
|
* present in the majority of PC/AT boxes.
|
|
|
|
* plus some generic x86 specific things if generic specifics makes
|
|
|
|
* any sense at all.
|
|
|
|
*/
|
|
|
|
|
2006-09-26 08:52:41 +00:00
|
|
|
static int i8259A_auto_eoi;
|
2006-10-04 09:16:26 +00:00
|
|
|
DEFINE_SPINLOCK(i8259A_lock);
|
2005-04-16 22:20:36 +00:00
|
|
|
static void mask_and_ack_8259A(unsigned int);
|
|
|
|
|
2006-10-04 09:16:26 +00:00
|
|
|
static struct irq_chip i8259A_chip = {
|
|
|
|
.name = "XT-PIC",
|
|
|
|
.mask = disable_8259A_irq,
|
2007-02-16 09:28:24 +00:00
|
|
|
.disable = disable_8259A_irq,
|
2006-10-04 09:16:26 +00:00
|
|
|
.unmask = enable_8259A_irq,
|
|
|
|
.mask_ack = mask_and_ack_8259A,
|
2005-04-16 22:20:36 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 8259A PIC functions to handle ISA devices:
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This contains the irq mask for both 8259A irq controllers,
|
|
|
|
*/
|
|
|
|
unsigned int cached_irq_mask = 0xffff;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Not all IRQs can be routed through the IO-APIC, eg. on certain (older)
|
|
|
|
* boards the timer interrupt is not really connected to any IO-APIC pin,
|
|
|
|
* it's fed to the master 8259A's IR0 line only.
|
|
|
|
*
|
|
|
|
* Any '1' bit in this mask means the IRQ is routed through the IO-APIC.
|
|
|
|
* this 'mixed mode' IRQ handling costs nothing because it's only used
|
|
|
|
* at IRQ setup time.
|
|
|
|
*/
|
|
|
|
unsigned long io_apic_irqs;
|
|
|
|
|
|
|
|
void disable_8259A_irq(unsigned int irq)
|
|
|
|
{
|
|
|
|
unsigned int mask = 1 << irq;
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&i8259A_lock, flags);
|
|
|
|
cached_irq_mask |= mask;
|
|
|
|
if (irq & 8)
|
|
|
|
outb(cached_slave_mask, PIC_SLAVE_IMR);
|
|
|
|
else
|
|
|
|
outb(cached_master_mask, PIC_MASTER_IMR);
|
|
|
|
spin_unlock_irqrestore(&i8259A_lock, flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
void enable_8259A_irq(unsigned int irq)
|
|
|
|
{
|
|
|
|
unsigned int mask = ~(1 << irq);
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&i8259A_lock, flags);
|
|
|
|
cached_irq_mask &= mask;
|
|
|
|
if (irq & 8)
|
|
|
|
outb(cached_slave_mask, PIC_SLAVE_IMR);
|
|
|
|
else
|
|
|
|
outb(cached_master_mask, PIC_MASTER_IMR);
|
|
|
|
spin_unlock_irqrestore(&i8259A_lock, flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
int i8259A_irq_pending(unsigned int irq)
|
|
|
|
{
|
|
|
|
unsigned int mask = 1<<irq;
|
|
|
|
unsigned long flags;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&i8259A_lock, flags);
|
|
|
|
if (irq < 8)
|
|
|
|
ret = inb(PIC_MASTER_CMD) & mask;
|
|
|
|
else
|
|
|
|
ret = inb(PIC_SLAVE_CMD) & (mask >> 8);
|
|
|
|
spin_unlock_irqrestore(&i8259A_lock, flags);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
void make_8259A_irq(unsigned int irq)
|
|
|
|
{
|
|
|
|
disable_irq_nosync(irq);
|
|
|
|
io_apic_irqs &= ~(1<<irq);
|
2006-10-17 07:10:03 +00:00
|
|
|
set_irq_chip_and_handler_name(irq, &i8259A_chip, handle_level_irq,
|
|
|
|
"XT");
|
2005-04-16 22:20:36 +00:00
|
|
|
enable_irq(irq);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This function assumes to be called rarely. Switching between
|
|
|
|
* 8259A registers is slow.
|
|
|
|
* This has to be protected by the irq controller spinlock
|
|
|
|
* before being called.
|
|
|
|
*/
|
|
|
|
static inline int i8259A_irq_real(unsigned int irq)
|
|
|
|
{
|
|
|
|
int value;
|
|
|
|
int irqmask = 1<<irq;
|
|
|
|
|
|
|
|
if (irq < 8) {
|
|
|
|
outb(0x0B,PIC_MASTER_CMD); /* ISR register */
|
|
|
|
value = inb(PIC_MASTER_CMD) & irqmask;
|
|
|
|
outb(0x0A,PIC_MASTER_CMD); /* back to the IRR register */
|
|
|
|
return value;
|
|
|
|
}
|
|
|
|
outb(0x0B,PIC_SLAVE_CMD); /* ISR register */
|
|
|
|
value = inb(PIC_SLAVE_CMD) & (irqmask >> 8);
|
|
|
|
outb(0x0A,PIC_SLAVE_CMD); /* back to the IRR register */
|
|
|
|
return value;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Careful! The 8259A is a fragile beast, it pretty
|
|
|
|
* much _has_ to be done exactly like this (mask it
|
|
|
|
* first, _then_ send the EOI, and the order of EOI
|
|
|
|
* to the two 8259s is important!
|
|
|
|
*/
|
|
|
|
static void mask_and_ack_8259A(unsigned int irq)
|
|
|
|
{
|
|
|
|
unsigned int irqmask = 1 << irq;
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&i8259A_lock, flags);
|
|
|
|
/*
|
|
|
|
* Lightweight spurious IRQ detection. We do not want
|
|
|
|
* to overdo spurious IRQ handling - it's usually a sign
|
|
|
|
* of hardware problems, so we only do the checks we can
|
2006-06-26 16:35:02 +00:00
|
|
|
* do without slowing down good hardware unnecessarily.
|
2005-04-16 22:20:36 +00:00
|
|
|
*
|
|
|
|
* Note that IRQ7 and IRQ15 (the two spurious IRQs
|
|
|
|
* usually resulting from the 8259A-1|2 PICs) occur
|
|
|
|
* even if the IRQ is masked in the 8259A. Thus we
|
|
|
|
* can check spurious 8259A IRQs without doing the
|
|
|
|
* quite slow i8259A_irq_real() call for every IRQ.
|
|
|
|
* This does not cover 100% of spurious interrupts,
|
|
|
|
* but should be enough to warn the user that there
|
|
|
|
* is something bad going on ...
|
|
|
|
*/
|
|
|
|
if (cached_irq_mask & irqmask)
|
|
|
|
goto spurious_8259A_irq;
|
|
|
|
cached_irq_mask |= irqmask;
|
|
|
|
|
|
|
|
handle_real_irq:
|
|
|
|
if (irq & 8) {
|
|
|
|
inb(PIC_SLAVE_IMR); /* DUMMY - (do we need this?) */
|
|
|
|
outb(cached_slave_mask, PIC_SLAVE_IMR);
|
|
|
|
outb(0x60+(irq&7),PIC_SLAVE_CMD);/* 'Specific EOI' to slave */
|
|
|
|
outb(0x60+PIC_CASCADE_IR,PIC_MASTER_CMD); /* 'Specific EOI' to master-IRQ2 */
|
|
|
|
} else {
|
|
|
|
inb(PIC_MASTER_IMR); /* DUMMY - (do we need this?) */
|
|
|
|
outb(cached_master_mask, PIC_MASTER_IMR);
|
|
|
|
outb(0x60+irq,PIC_MASTER_CMD); /* 'Specific EOI to master */
|
|
|
|
}
|
|
|
|
spin_unlock_irqrestore(&i8259A_lock, flags);
|
|
|
|
return;
|
|
|
|
|
|
|
|
spurious_8259A_irq:
|
|
|
|
/*
|
|
|
|
* this is the slow path - should happen rarely.
|
|
|
|
*/
|
|
|
|
if (i8259A_irq_real(irq))
|
|
|
|
/*
|
|
|
|
* oops, the IRQ _is_ in service according to the
|
|
|
|
* 8259A - not spurious, go handle it.
|
|
|
|
*/
|
|
|
|
goto handle_real_irq;
|
|
|
|
|
|
|
|
{
|
|
|
|
static int spurious_irq_mask;
|
|
|
|
/*
|
|
|
|
* At this point we can be sure the IRQ is spurious,
|
|
|
|
* lets ACK and report it. [once per IRQ]
|
|
|
|
*/
|
|
|
|
if (!(spurious_irq_mask & irqmask)) {
|
|
|
|
printk(KERN_DEBUG "spurious 8259A interrupt: IRQ%d.\n", irq);
|
|
|
|
spurious_irq_mask |= irqmask;
|
|
|
|
}
|
|
|
|
atomic_inc(&irq_err_count);
|
|
|
|
/*
|
|
|
|
* Theoretically we do not have to handle this IRQ,
|
|
|
|
* but in Linux this does not cause problems and is
|
|
|
|
* simpler for us.
|
|
|
|
*/
|
|
|
|
goto handle_real_irq;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static char irq_trigger[2];
|
|
|
|
/**
|
|
|
|
* ELCR registers (0x4d0, 0x4d1) control edge/level of IRQ
|
|
|
|
*/
|
|
|
|
static void restore_ELCR(char *trigger)
|
|
|
|
{
|
|
|
|
outb(trigger[0], 0x4d0);
|
|
|
|
outb(trigger[1], 0x4d1);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void save_ELCR(char *trigger)
|
|
|
|
{
|
|
|
|
/* IRQ 0,1,2,8,13 are marked as reserved */
|
|
|
|
trigger[0] = inb(0x4d0) & 0xF8;
|
|
|
|
trigger[1] = inb(0x4d1) & 0xDE;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int i8259A_resume(struct sys_device *dev)
|
|
|
|
{
|
2006-09-26 08:52:41 +00:00
|
|
|
init_8259A(i8259A_auto_eoi);
|
2005-04-16 22:20:36 +00:00
|
|
|
restore_ELCR(irq_trigger);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-04-16 22:25:24 +00:00
|
|
|
static int i8259A_suspend(struct sys_device *dev, pm_message_t state)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
save_ELCR(irq_trigger);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-06-25 21:57:43 +00:00
|
|
|
static int i8259A_shutdown(struct sys_device *dev)
|
|
|
|
{
|
|
|
|
/* Put the i8259A into a quiescent state that
|
|
|
|
* the kernel initialization code can get it
|
|
|
|
* out of.
|
|
|
|
*/
|
2006-06-23 09:04:28 +00:00
|
|
|
outb(0xff, PIC_MASTER_IMR); /* mask all of 8259A-1 */
|
|
|
|
outb(0xff, PIC_SLAVE_IMR); /* mask all of 8259A-1 */
|
2005-06-25 21:57:43 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-04-16 22:20:36 +00:00
|
|
|
static struct sysdev_class i8259_sysdev_class = {
|
2007-12-20 01:09:39 +00:00
|
|
|
.name = "i8259",
|
2005-04-16 22:20:36 +00:00
|
|
|
.suspend = i8259A_suspend,
|
|
|
|
.resume = i8259A_resume,
|
2005-06-25 21:57:43 +00:00
|
|
|
.shutdown = i8259A_shutdown,
|
2005-04-16 22:20:36 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct sys_device device_i8259A = {
|
|
|
|
.id = 0,
|
|
|
|
.cls = &i8259_sysdev_class,
|
|
|
|
};
|
|
|
|
|
|
|
|
static int __init i8259A_init_sysfs(void)
|
|
|
|
{
|
|
|
|
int error = sysdev_class_register(&i8259_sysdev_class);
|
|
|
|
if (!error)
|
|
|
|
error = sysdev_register(&device_i8259A);
|
|
|
|
return error;
|
|
|
|
}
|
|
|
|
|
|
|
|
device_initcall(i8259A_init_sysfs);
|
|
|
|
|
|
|
|
void init_8259A(int auto_eoi)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
2006-09-26 08:52:41 +00:00
|
|
|
i8259A_auto_eoi = auto_eoi;
|
|
|
|
|
2005-04-16 22:20:36 +00:00
|
|
|
spin_lock_irqsave(&i8259A_lock, flags);
|
|
|
|
|
|
|
|
outb(0xff, PIC_MASTER_IMR); /* mask all of 8259A-1 */
|
|
|
|
outb(0xff, PIC_SLAVE_IMR); /* mask all of 8259A-2 */
|
|
|
|
|
|
|
|
/*
|
2008-01-30 12:33:14 +00:00
|
|
|
* outb_pic - this has to work on a wide range of PC hardware.
|
2005-04-16 22:20:36 +00:00
|
|
|
*/
|
2008-01-30 12:33:14 +00:00
|
|
|
outb_pic(0x11, PIC_MASTER_CMD); /* ICW1: select 8259A-1 init */
|
|
|
|
outb_pic(0x20 + 0, PIC_MASTER_IMR); /* ICW2: 8259A-1 IR0-7 mapped to 0x20-0x27 */
|
|
|
|
outb_pic(1U << PIC_CASCADE_IR, PIC_MASTER_IMR); /* 8259A-1 (the master) has a slave on IR2 */
|
2005-04-16 22:20:36 +00:00
|
|
|
if (auto_eoi) /* master does Auto EOI */
|
2008-01-30 12:33:14 +00:00
|
|
|
outb_pic(MASTER_ICW4_DEFAULT | PIC_ICW4_AEOI, PIC_MASTER_IMR);
|
2005-04-16 22:20:36 +00:00
|
|
|
else /* master expects normal EOI */
|
2008-01-30 12:33:14 +00:00
|
|
|
outb_pic(MASTER_ICW4_DEFAULT, PIC_MASTER_IMR);
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2008-01-30 12:33:14 +00:00
|
|
|
outb_pic(0x11, PIC_SLAVE_CMD); /* ICW1: select 8259A-2 init */
|
|
|
|
outb_pic(0x20 + 8, PIC_SLAVE_IMR); /* ICW2: 8259A-2 IR0-7 mapped to 0x28-0x2f */
|
|
|
|
outb_pic(PIC_CASCADE_IR, PIC_SLAVE_IMR); /* 8259A-2 is a slave on master's IR2 */
|
|
|
|
outb_pic(SLAVE_ICW4_DEFAULT, PIC_SLAVE_IMR); /* (slave's support for AEOI in flat mode is to be investigated) */
|
2005-04-16 22:20:36 +00:00
|
|
|
if (auto_eoi)
|
|
|
|
/*
|
2006-10-04 09:16:26 +00:00
|
|
|
* In AEOI mode we just have to mask the interrupt
|
2005-04-16 22:20:36 +00:00
|
|
|
* when acking.
|
|
|
|
*/
|
2006-10-04 09:16:26 +00:00
|
|
|
i8259A_chip.mask_ack = disable_8259A_irq;
|
2005-04-16 22:20:36 +00:00
|
|
|
else
|
2006-10-04 09:16:26 +00:00
|
|
|
i8259A_chip.mask_ack = mask_and_ack_8259A;
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
udelay(100); /* wait for 8259A to initialize */
|
|
|
|
|
|
|
|
outb(cached_master_mask, PIC_MASTER_IMR); /* restore master IRQ mask */
|
|
|
|
outb(cached_slave_mask, PIC_SLAVE_IMR); /* restore slave IRQ mask */
|
|
|
|
|
|
|
|
spin_unlock_irqrestore(&i8259A_lock, flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Note that on a 486, we don't want to do a SIGFPE on an irq13
|
|
|
|
* as the irq is unreliable, and exception 16 works correctly
|
|
|
|
* (ie as explained in the intel literature). On a 386, you
|
|
|
|
* can't use exception 16 due to bad IBM design, so we have to
|
|
|
|
* rely on the less exact irq13.
|
|
|
|
*
|
|
|
|
* Careful.. Not only is IRQ13 unreliable, but it is also
|
|
|
|
* leads to races. IBM designers who came up with it should
|
|
|
|
* be shot.
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
IRQ: Maintain regs pointer globally rather than passing to IRQ handlers
Maintain a per-CPU global "struct pt_regs *" variable which can be used instead
of passing regs around manually through all ~1800 interrupt handlers in the
Linux kernel.
The regs pointer is used in few places, but it potentially costs both stack
space and code to pass it around. On the FRV arch, removing the regs parameter
from all the genirq function results in a 20% speed up of the IRQ exit path
(ie: from leaving timer_interrupt() to leaving do_IRQ()).
Where appropriate, an arch may override the generic storage facility and do
something different with the variable. On FRV, for instance, the address is
maintained in GR28 at all times inside the kernel as part of general exception
handling.
Having looked over the code, it appears that the parameter may be handed down
through up to twenty or so layers of functions. Consider a USB character
device attached to a USB hub, attached to a USB controller that posts its
interrupts through a cascaded auxiliary interrupt controller. A character
device driver may want to pass regs to the sysrq handler through the input
layer which adds another few layers of parameter passing.
I've build this code with allyesconfig for x86_64 and i386. I've runtested the
main part of the code on FRV and i386, though I can't test most of the drivers.
I've also done partial conversion for powerpc and MIPS - these at least compile
with minimal configurations.
This will affect all archs. Mostly the changes should be relatively easy.
Take do_IRQ(), store the regs pointer at the beginning, saving the old one:
struct pt_regs *old_regs = set_irq_regs(regs);
And put the old one back at the end:
set_irq_regs(old_regs);
Don't pass regs through to generic_handle_irq() or __do_IRQ().
In timer_interrupt(), this sort of change will be necessary:
- update_process_times(user_mode(regs));
- profile_tick(CPU_PROFILING, regs);
+ update_process_times(user_mode(get_irq_regs()));
+ profile_tick(CPU_PROFILING);
I'd like to move update_process_times()'s use of get_irq_regs() into itself,
except that i386, alone of the archs, uses something other than user_mode().
Some notes on the interrupt handling in the drivers:
(*) input_dev() is now gone entirely. The regs pointer is no longer stored in
the input_dev struct.
(*) finish_unlinks() in drivers/usb/host/ohci-q.c needs checking. It does
something different depending on whether it's been supplied with a regs
pointer or not.
(*) Various IRQ handler function pointers have been moved to type
irq_handler_t.
Signed-Off-By: David Howells <dhowells@redhat.com>
(cherry picked from 1b16e7ac850969f38b375e511e3fa2f474a33867 commit)
2006-10-05 13:55:46 +00:00
|
|
|
static irqreturn_t math_error_irq(int cpl, void *dev_id)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
extern void math_error(void __user *);
|
|
|
|
outb(0,0xF0);
|
|
|
|
if (ignore_fpu_irq || !boot_cpu_data.hard_math)
|
|
|
|
return IRQ_NONE;
|
2008-01-30 12:30:56 +00:00
|
|
|
math_error((void __user *)get_irq_regs()->ip);
|
2005-04-16 22:20:36 +00:00
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* New motherboards sometimes make IRQ 13 be a PCI interrupt,
|
|
|
|
* so allow interrupt sharing.
|
|
|
|
*/
|
2007-10-17 16:04:36 +00:00
|
|
|
static struct irqaction fpu_irq = {
|
|
|
|
.handler = math_error_irq,
|
|
|
|
.mask = CPU_MASK_NONE,
|
|
|
|
.name = "fpu",
|
|
|
|
};
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
void __init init_ISA_irqs (void)
|
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
#ifdef CONFIG_X86_LOCAL_APIC
|
|
|
|
init_bsp_APIC();
|
|
|
|
#endif
|
|
|
|
init_8259A(0);
|
|
|
|
|
2008-02-17 22:59:54 +00:00
|
|
|
/*
|
|
|
|
* 16 old-style INTA-cycle interrupts:
|
|
|
|
*/
|
|
|
|
for (i = 0; i < 16; i++) {
|
|
|
|
set_irq_chip_and_handler_name(i, &i8259A_chip,
|
|
|
|
handle_level_irq, "XT");
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2006-12-07 01:14:07 +00:00
|
|
|
/* Overridden in paravirt.c */
|
|
|
|
void init_IRQ(void) __attribute__((weak, alias("native_init_IRQ")));
|
|
|
|
|
|
|
|
void __init native_init_IRQ(void)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
/* all the set up before the call gates are initialised */
|
|
|
|
pre_intr_init_hook();
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Cover the whole vector space, no vector can escape
|
|
|
|
* us. (some of these will be overridden and become
|
|
|
|
* 'special' SMP interrupts)
|
|
|
|
*/
|
|
|
|
for (i = 0; i < (NR_VECTORS - FIRST_EXTERNAL_VECTOR); i++) {
|
|
|
|
int vector = FIRST_EXTERNAL_VECTOR + i;
|
|
|
|
if (i >= NR_IRQS)
|
|
|
|
break;
|
2007-10-19 18:35:03 +00:00
|
|
|
/* SYSCALL_VECTOR was reserved in trap_init. */
|
|
|
|
if (!test_bit(vector, used_vectors))
|
2005-04-16 22:20:36 +00:00
|
|
|
set_intr_gate(vector, interrupt[i]);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* setup after call gates are initialised (usually add in
|
|
|
|
* the architecture specific gates)
|
|
|
|
*/
|
|
|
|
intr_init_hook();
|
|
|
|
|
|
|
|
/*
|
|
|
|
* External FPU? Set up irq13 if so, for
|
|
|
|
* original braindamaged IBM FERR coupling.
|
|
|
|
*/
|
|
|
|
if (boot_cpu_data.hard_math && !cpu_has_fpu)
|
|
|
|
setup_irq(FPU_IRQ, &fpu_irq);
|
|
|
|
|
|
|
|
irq_ctx_init(smp_processor_id());
|
|
|
|
}
|