2013-07-17 08:07:10 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2013 Maxime Ripard
|
|
|
|
*
|
|
|
|
* Maxime Ripard <maxime.ripard@free-electrons.com>
|
|
|
|
*
|
2014-09-02 17:25:26 +00:00
|
|
|
* This file is dual-licensed: you can use it either under the terms
|
|
|
|
* of the GPL or the X11 license, at your option. Note that this dual
|
|
|
|
* licensing only applies to this file, and not this project as a
|
|
|
|
* whole.
|
2013-07-17 08:07:10 +00:00
|
|
|
*
|
2014-10-17 09:38:23 +00:00
|
|
|
* a) This file is free software; you can redistribute it and/or
|
2014-09-02 17:25:26 +00:00
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of the
|
|
|
|
* License, or (at your option) any later version.
|
|
|
|
*
|
2014-10-17 09:38:23 +00:00
|
|
|
* This file is distributed in the hope that it will be useful,
|
2014-09-02 17:25:26 +00:00
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* Or, alternatively,
|
|
|
|
*
|
|
|
|
* b) Permission is hereby granted, free of charge, to any person
|
|
|
|
* obtaining a copy of this software and associated documentation
|
|
|
|
* files (the "Software"), to deal in the Software without
|
|
|
|
* restriction, including without limitation the rights to use,
|
|
|
|
* copy, modify, merge, publish, distribute, sublicense, and/or
|
|
|
|
* sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following
|
|
|
|
* conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be
|
|
|
|
* included in all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
|
|
|
|
* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
|
|
|
|
* OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
|
|
|
|
* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
|
|
|
|
* HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
|
|
|
|
* WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
2013-07-17 08:07:10 +00:00
|
|
|
*/
|
|
|
|
|
2014-12-16 21:59:54 +00:00
|
|
|
#include "skeleton.dtsi"
|
2013-07-17 08:07:10 +00:00
|
|
|
|
2014-12-16 21:59:58 +00:00
|
|
|
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
2015-01-12 04:34:03 +00:00
|
|
|
#include <dt-bindings/thermal/thermal.h>
|
2014-12-16 21:59:58 +00:00
|
|
|
|
2015-10-12 20:28:46 +00:00
|
|
|
#include <dt-bindings/clock/sun4i-a10-pll2.h>
|
2014-12-16 21:59:56 +00:00
|
|
|
#include <dt-bindings/dma/sun4i-a10.h>
|
2014-12-16 21:59:57 +00:00
|
|
|
#include <dt-bindings/pinctrl/sun4i-a10.h>
|
2013-07-17 08:07:10 +00:00
|
|
|
|
|
|
|
/ {
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
|
2013-11-16 18:17:29 +00:00
|
|
|
aliases {
|
2014-02-10 10:35:54 +00:00
|
|
|
ethernet0 = &gmac;
|
2013-11-16 18:17:29 +00:00
|
|
|
};
|
|
|
|
|
2014-11-14 15:34:37 +00:00
|
|
|
chosen {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
2014-11-18 11:07:13 +00:00
|
|
|
framebuffer@0 {
|
2015-05-03 09:53:07 +00:00
|
|
|
compatible = "allwinner,simple-framebuffer",
|
|
|
|
"simple-framebuffer";
|
2014-11-18 11:07:13 +00:00
|
|
|
allwinner,pipeline = "de_be0-lcd0-hdmi";
|
2014-11-16 16:09:32 +00:00
|
|
|
clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 43>,
|
2015-12-05 13:16:46 +00:00
|
|
|
<&ahb_gates 44>, <&dram_gates 26>;
|
2014-11-14 15:34:37 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2015-01-19 13:05:12 +00:00
|
|
|
|
|
|
|
framebuffer@1 {
|
|
|
|
compatible = "allwinner,simple-framebuffer",
|
|
|
|
"simple-framebuffer";
|
|
|
|
allwinner,pipeline = "de_be0-lcd0";
|
2015-12-05 13:16:46 +00:00
|
|
|
clocks = <&pll5 1>, <&ahb_gates 36>, <&ahb_gates 44>,
|
|
|
|
<&dram_gates 26>;
|
2015-01-19 13:05:12 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
framebuffer@2 {
|
|
|
|
compatible = "allwinner,simple-framebuffer",
|
|
|
|
"simple-framebuffer";
|
|
|
|
allwinner,pipeline = "de_be0-lcd0-tve0";
|
|
|
|
clocks = <&pll5 1>, <&ahb_gates 34>, <&ahb_gates 36>,
|
2015-12-05 13:16:46 +00:00
|
|
|
<&ahb_gates 44>, <&dram_gates 26>;
|
2015-01-19 13:05:12 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2014-11-14 15:34:37 +00:00
|
|
|
};
|
|
|
|
|
2013-07-17 08:07:10 +00:00
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
2015-01-06 02:35:16 +00:00
|
|
|
cpu0: cpu@0 {
|
2013-07-17 08:07:10 +00:00
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
device_type = "cpu";
|
|
|
|
reg = <0>;
|
2015-01-06 02:35:16 +00:00
|
|
|
clocks = <&cpu>;
|
|
|
|
clock-latency = <244144>; /* 8 32k periods */
|
|
|
|
operating-points = <
|
2015-05-03 09:54:35 +00:00
|
|
|
/* kHz uV */
|
|
|
|
960000 1400000
|
|
|
|
912000 1400000
|
|
|
|
864000 1300000
|
|
|
|
720000 1200000
|
|
|
|
528000 1100000
|
|
|
|
312000 1000000
|
2015-08-04 21:08:01 +00:00
|
|
|
144000 1000000
|
2015-01-06 02:35:16 +00:00
|
|
|
>;
|
|
|
|
#cooling-cells = <2>;
|
|
|
|
cooling-min-level = <0>;
|
2015-03-24 16:53:27 +00:00
|
|
|
cooling-max-level = <6>;
|
2013-07-17 08:07:10 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
cpu@1 {
|
|
|
|
compatible = "arm,cortex-a7";
|
|
|
|
device_type = "cpu";
|
|
|
|
reg = <1>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2015-01-12 04:34:03 +00:00
|
|
|
thermal-zones {
|
|
|
|
cpu_thermal {
|
|
|
|
/* milliseconds */
|
|
|
|
polling-delay-passive = <250>;
|
|
|
|
polling-delay = <1000>;
|
|
|
|
thermal-sensors = <&rtp>;
|
|
|
|
|
|
|
|
cooling-maps {
|
|
|
|
map0 {
|
|
|
|
trip = <&cpu_alert0>;
|
|
|
|
cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
trips {
|
|
|
|
cpu_alert0: cpu_alert0 {
|
|
|
|
/* milliCelsius */
|
|
|
|
temperature = <75000>;
|
|
|
|
hysteresis = <2000>;
|
|
|
|
type = "passive";
|
|
|
|
};
|
|
|
|
|
|
|
|
cpu_crit: cpu_crit {
|
|
|
|
/* milliCelsius */
|
|
|
|
temperature = <100000>;
|
|
|
|
hysteresis = <2000>;
|
|
|
|
type = "critical";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-07-17 08:07:10 +00:00
|
|
|
memory {
|
|
|
|
reg = <0x40000000 0x80000000>;
|
|
|
|
};
|
|
|
|
|
2014-02-18 14:04:44 +00:00
|
|
|
timer {
|
|
|
|
compatible = "arm,armv7-timer";
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
|
<GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
|
2014-02-18 14:04:44 +00:00
|
|
|
};
|
|
|
|
|
2014-04-17 19:54:41 +00:00
|
|
|
pmu {
|
|
|
|
compatible = "arm,cortex-a7-pmu", "arm,cortex-a15-pmu";
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
|
2014-04-17 19:54:41 +00:00
|
|
|
};
|
|
|
|
|
2013-07-17 08:07:10 +00:00
|
|
|
clocks {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
2014-02-03 01:51:44 +00:00
|
|
|
osc24M: clk@01c20050 {
|
2013-07-17 08:07:10 +00:00
|
|
|
#clock-cells = <0>;
|
2014-02-06 08:55:58 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-osc-clk";
|
2013-07-25 19:12:52 +00:00
|
|
|
reg = <0x01c20050 0x4>;
|
2013-07-17 08:07:10 +00:00
|
|
|
clock-frequency = <24000000>;
|
2014-02-03 01:51:44 +00:00
|
|
|
clock-output-names = "osc24M";
|
2013-07-17 08:07:10 +00:00
|
|
|
};
|
|
|
|
|
2014-01-01 02:30:47 +00:00
|
|
|
osc32k: clk@0 {
|
2013-07-17 08:07:10 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <32768>;
|
2014-01-01 02:30:47 +00:00
|
|
|
clock-output-names = "osc32k";
|
2013-07-17 08:07:10 +00:00
|
|
|
};
|
2013-07-25 19:12:52 +00:00
|
|
|
|
2014-02-03 01:51:44 +00:00
|
|
|
pll1: clk@01c20000 {
|
2013-07-25 19:12:52 +00:00
|
|
|
#clock-cells = <0>;
|
2014-02-06 08:55:58 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-pll1-clk";
|
2013-07-25 19:12:52 +00:00
|
|
|
reg = <0x01c20000 0x4>;
|
|
|
|
clocks = <&osc24M>;
|
2014-02-03 01:51:44 +00:00
|
|
|
clock-output-names = "pll1";
|
2013-07-25 19:12:52 +00:00
|
|
|
};
|
|
|
|
|
2015-10-12 20:21:49 +00:00
|
|
|
pll2: clk@01c20008 {
|
|
|
|
#clock-cells = <1>;
|
|
|
|
compatible = "allwinner,sun4i-a10-pll2-clk";
|
|
|
|
reg = <0x01c20008 0x8>;
|
|
|
|
clocks = <&osc24M>;
|
|
|
|
clock-output-names = "pll2-1x", "pll2-2x",
|
|
|
|
"pll2-4x", "pll2-8x";
|
|
|
|
};
|
|
|
|
|
2014-02-03 01:51:44 +00:00
|
|
|
pll4: clk@01c20018 {
|
2013-07-25 19:12:52 +00:00
|
|
|
#clock-cells = <0>;
|
2014-03-19 18:19:31 +00:00
|
|
|
compatible = "allwinner,sun7i-a20-pll4-clk";
|
2013-12-23 03:32:35 +00:00
|
|
|
reg = <0x01c20018 0x4>;
|
|
|
|
clocks = <&osc24M>;
|
2014-02-03 01:51:44 +00:00
|
|
|
clock-output-names = "pll4";
|
2013-12-23 03:32:35 +00:00
|
|
|
};
|
|
|
|
|
2014-02-03 01:51:44 +00:00
|
|
|
pll5: clk@01c20020 {
|
2013-12-23 03:32:38 +00:00
|
|
|
#clock-cells = <1>;
|
2014-02-06 08:55:58 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-pll5-clk";
|
2013-12-23 03:32:38 +00:00
|
|
|
reg = <0x01c20020 0x4>;
|
|
|
|
clocks = <&osc24M>;
|
|
|
|
clock-output-names = "pll5_ddr", "pll5_other";
|
|
|
|
};
|
|
|
|
|
2014-02-03 01:51:44 +00:00
|
|
|
pll6: clk@01c20028 {
|
2013-12-23 03:32:38 +00:00
|
|
|
#clock-cells = <1>;
|
2014-02-06 08:55:58 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-pll6-clk";
|
2013-12-23 03:32:38 +00:00
|
|
|
reg = <0x01c20028 0x4>;
|
|
|
|
clocks = <&osc24M>;
|
2015-03-24 17:22:09 +00:00
|
|
|
clock-output-names = "pll6_sata", "pll6_other", "pll6",
|
|
|
|
"pll6_div_4";
|
2013-07-25 19:12:52 +00:00
|
|
|
};
|
|
|
|
|
2014-03-19 18:19:31 +00:00
|
|
|
pll8: clk@01c20040 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "allwinner,sun7i-a20-pll4-clk";
|
|
|
|
reg = <0x01c20040 0x4>;
|
|
|
|
clocks = <&osc24M>;
|
|
|
|
clock-output-names = "pll8";
|
|
|
|
};
|
|
|
|
|
2013-07-25 19:12:52 +00:00
|
|
|
cpu: cpu@01c20054 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 08:55:58 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-cpu-clk";
|
2013-07-25 19:12:52 +00:00
|
|
|
reg = <0x01c20054 0x4>;
|
2013-12-23 03:32:38 +00:00
|
|
|
clocks = <&osc32k>, <&osc24M>, <&pll1>, <&pll6 1>;
|
2014-02-03 01:51:44 +00:00
|
|
|
clock-output-names = "cpu";
|
2013-07-25 19:12:52 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
axi: axi@01c20054 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 08:55:58 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-axi-clk";
|
2013-07-25 19:12:52 +00:00
|
|
|
reg = <0x01c20054 0x4>;
|
|
|
|
clocks = <&cpu>;
|
2014-02-03 01:51:44 +00:00
|
|
|
clock-output-names = "axi";
|
2013-07-25 19:12:52 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
ahb: ahb@01c20054 {
|
|
|
|
#clock-cells = <0>;
|
2015-03-24 17:22:09 +00:00
|
|
|
compatible = "allwinner,sun5i-a13-ahb-clk";
|
2013-07-25 19:12:52 +00:00
|
|
|
reg = <0x01c20054 0x4>;
|
2015-03-24 17:22:09 +00:00
|
|
|
clocks = <&axi>, <&pll6 3>, <&pll6 1>;
|
2014-02-03 01:51:44 +00:00
|
|
|
clock-output-names = "ahb";
|
2015-03-24 17:22:09 +00:00
|
|
|
/*
|
|
|
|
* Use PLL6 as parent, instead of CPU/AXI
|
|
|
|
* which has rate changes due to cpufreq
|
|
|
|
*/
|
|
|
|
assigned-clocks = <&ahb>;
|
|
|
|
assigned-clock-parents = <&pll6 3>;
|
2013-07-25 19:12:52 +00:00
|
|
|
};
|
|
|
|
|
2014-02-03 01:51:44 +00:00
|
|
|
ahb_gates: clk@01c20060 {
|
2013-07-25 19:12:52 +00:00
|
|
|
#clock-cells = <1>;
|
|
|
|
compatible = "allwinner,sun7i-a20-ahb-gates-clk";
|
|
|
|
reg = <0x01c20060 0x8>;
|
|
|
|
clocks = <&ahb>;
|
2015-07-31 17:46:19 +00:00
|
|
|
clock-indices = <0>, <1>,
|
|
|
|
<2>, <3>, <4>,
|
|
|
|
<5>, <6>, <7>, <8>,
|
|
|
|
<9>, <10>, <11>, <12>,
|
|
|
|
<13>, <14>, <16>,
|
|
|
|
<17>, <18>, <20>, <21>,
|
|
|
|
<22>, <23>, <25>,
|
|
|
|
<28>, <32>, <33>, <34>,
|
|
|
|
<35>, <36>, <37>, <40>,
|
|
|
|
<41>, <42>, <43>,
|
|
|
|
<44>, <45>, <46>,
|
|
|
|
<47>, <49>, <50>,
|
|
|
|
<52>;
|
2013-07-25 19:12:52 +00:00
|
|
|
clock-output-names = "ahb_usb0", "ahb_ehci0",
|
|
|
|
"ahb_ohci0", "ahb_ehci1", "ahb_ohci1",
|
|
|
|
"ahb_ss", "ahb_dma", "ahb_bist", "ahb_mmc0",
|
|
|
|
"ahb_mmc1", "ahb_mmc2", "ahb_mmc3", "ahb_ms",
|
|
|
|
"ahb_nand", "ahb_sdram", "ahb_ace",
|
|
|
|
"ahb_emac", "ahb_ts", "ahb_spi0", "ahb_spi1",
|
|
|
|
"ahb_spi2", "ahb_spi3", "ahb_sata",
|
|
|
|
"ahb_hstimer", "ahb_ve", "ahb_tvd", "ahb_tve0",
|
|
|
|
"ahb_tve1", "ahb_lcd0", "ahb_lcd1", "ahb_csi0",
|
|
|
|
"ahb_csi1", "ahb_hdmi1", "ahb_hdmi0",
|
|
|
|
"ahb_de_be0", "ahb_de_be1", "ahb_de_fe0",
|
|
|
|
"ahb_de_fe1", "ahb_gmac", "ahb_mp",
|
|
|
|
"ahb_mali";
|
|
|
|
};
|
|
|
|
|
|
|
|
apb0: apb0@01c20054 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 08:55:58 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-apb0-clk";
|
2013-07-25 19:12:52 +00:00
|
|
|
reg = <0x01c20054 0x4>;
|
|
|
|
clocks = <&ahb>;
|
2014-02-03 01:51:44 +00:00
|
|
|
clock-output-names = "apb0";
|
2013-07-25 19:12:52 +00:00
|
|
|
};
|
|
|
|
|
2014-02-03 01:51:44 +00:00
|
|
|
apb0_gates: clk@01c20068 {
|
2013-07-25 19:12:52 +00:00
|
|
|
#clock-cells = <1>;
|
|
|
|
compatible = "allwinner,sun7i-a20-apb0-gates-clk";
|
|
|
|
reg = <0x01c20068 0x4>;
|
|
|
|
clocks = <&apb0>;
|
2015-07-31 17:46:19 +00:00
|
|
|
clock-indices = <0>, <1>,
|
|
|
|
<2>, <3>, <4>,
|
|
|
|
<5>, <6>, <7>,
|
|
|
|
<8>, <10>;
|
2013-07-25 19:12:52 +00:00
|
|
|
clock-output-names = "apb0_codec", "apb0_spdif",
|
|
|
|
"apb0_ac97", "apb0_iis0", "apb0_iis1",
|
|
|
|
"apb0_pio", "apb0_ir0", "apb0_ir1",
|
|
|
|
"apb0_iis2", "apb0_keypad";
|
|
|
|
};
|
|
|
|
|
2014-11-06 03:40:30 +00:00
|
|
|
apb1: clk@01c20058 {
|
2013-07-25 19:12:52 +00:00
|
|
|
#clock-cells = <0>;
|
2014-02-06 08:55:58 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-apb1-clk";
|
2013-07-25 19:12:52 +00:00
|
|
|
reg = <0x01c20058 0x4>;
|
2014-11-06 03:40:30 +00:00
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&osc32k>;
|
2014-02-03 01:51:44 +00:00
|
|
|
clock-output-names = "apb1";
|
2013-07-25 19:12:52 +00:00
|
|
|
};
|
|
|
|
|
2014-02-03 01:51:44 +00:00
|
|
|
apb1_gates: clk@01c2006c {
|
2013-07-25 19:12:52 +00:00
|
|
|
#clock-cells = <1>;
|
|
|
|
compatible = "allwinner,sun7i-a20-apb1-gates-clk";
|
|
|
|
reg = <0x01c2006c 0x4>;
|
|
|
|
clocks = <&apb1>;
|
2015-07-31 17:46:19 +00:00
|
|
|
clock-indices = <0>, <1>,
|
|
|
|
<2>, <3>, <4>,
|
|
|
|
<5>, <6>, <7>,
|
|
|
|
<15>, <16>, <17>,
|
|
|
|
<18>, <19>, <20>,
|
|
|
|
<21>, <22>, <23>;
|
2013-07-25 19:12:52 +00:00
|
|
|
clock-output-names = "apb1_i2c0", "apb1_i2c1",
|
|
|
|
"apb1_i2c2", "apb1_i2c3", "apb1_can",
|
|
|
|
"apb1_scr", "apb1_ps20", "apb1_ps21",
|
|
|
|
"apb1_i2c4", "apb1_uart0", "apb1_uart1",
|
|
|
|
"apb1_uart2", "apb1_uart3", "apb1_uart4",
|
|
|
|
"apb1_uart5", "apb1_uart6", "apb1_uart7";
|
|
|
|
};
|
2013-12-23 03:32:43 +00:00
|
|
|
|
|
|
|
nand_clk: clk@01c20080 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 08:55:58 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2013-12-23 03:32:43 +00:00
|
|
|
reg = <0x01c20080 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
|
|
|
clock-output-names = "nand";
|
|
|
|
};
|
|
|
|
|
|
|
|
ms_clk: clk@01c20084 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 08:55:58 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2013-12-23 03:32:43 +00:00
|
|
|
reg = <0x01c20084 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
|
|
|
clock-output-names = "ms";
|
|
|
|
};
|
|
|
|
|
|
|
|
mmc0_clk: clk@01c20088 {
|
2014-07-11 17:39:06 +00:00
|
|
|
#clock-cells = <1>;
|
|
|
|
compatible = "allwinner,sun4i-a10-mmc-clk";
|
2013-12-23 03:32:43 +00:00
|
|
|
reg = <0x01c20088 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
2014-07-11 17:39:06 +00:00
|
|
|
clock-output-names = "mmc0",
|
|
|
|
"mmc0_output",
|
|
|
|
"mmc0_sample";
|
2013-12-23 03:32:43 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
mmc1_clk: clk@01c2008c {
|
2014-07-11 17:39:06 +00:00
|
|
|
#clock-cells = <1>;
|
|
|
|
compatible = "allwinner,sun4i-a10-mmc-clk";
|
2013-12-23 03:32:43 +00:00
|
|
|
reg = <0x01c2008c 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
2014-07-11 17:39:06 +00:00
|
|
|
clock-output-names = "mmc1",
|
|
|
|
"mmc1_output",
|
|
|
|
"mmc1_sample";
|
2013-12-23 03:32:43 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
mmc2_clk: clk@01c20090 {
|
2014-07-11 17:39:06 +00:00
|
|
|
#clock-cells = <1>;
|
|
|
|
compatible = "allwinner,sun4i-a10-mmc-clk";
|
2013-12-23 03:32:43 +00:00
|
|
|
reg = <0x01c20090 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
2014-07-11 17:39:06 +00:00
|
|
|
clock-output-names = "mmc2",
|
|
|
|
"mmc2_output",
|
|
|
|
"mmc2_sample";
|
2013-12-23 03:32:43 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
mmc3_clk: clk@01c20094 {
|
2014-07-11 17:39:06 +00:00
|
|
|
#clock-cells = <1>;
|
|
|
|
compatible = "allwinner,sun4i-a10-mmc-clk";
|
2013-12-23 03:32:43 +00:00
|
|
|
reg = <0x01c20094 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
2014-07-11 17:39:06 +00:00
|
|
|
clock-output-names = "mmc3",
|
|
|
|
"mmc3_output",
|
|
|
|
"mmc3_sample";
|
2013-12-23 03:32:43 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
ts_clk: clk@01c20098 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 08:55:58 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2013-12-23 03:32:43 +00:00
|
|
|
reg = <0x01c20098 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
|
|
|
clock-output-names = "ts";
|
|
|
|
};
|
|
|
|
|
|
|
|
ss_clk: clk@01c2009c {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 08:55:58 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2013-12-23 03:32:43 +00:00
|
|
|
reg = <0x01c2009c 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
|
|
|
clock-output-names = "ss";
|
|
|
|
};
|
|
|
|
|
|
|
|
spi0_clk: clk@01c200a0 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 08:55:58 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2013-12-23 03:32:43 +00:00
|
|
|
reg = <0x01c200a0 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
|
|
|
clock-output-names = "spi0";
|
|
|
|
};
|
|
|
|
|
|
|
|
spi1_clk: clk@01c200a4 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 08:55:58 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2013-12-23 03:32:43 +00:00
|
|
|
reg = <0x01c200a4 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
|
|
|
clock-output-names = "spi1";
|
|
|
|
};
|
|
|
|
|
|
|
|
spi2_clk: clk@01c200a8 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 08:55:58 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2013-12-23 03:32:43 +00:00
|
|
|
reg = <0x01c200a8 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
|
|
|
clock-output-names = "spi2";
|
|
|
|
};
|
|
|
|
|
|
|
|
pata_clk: clk@01c200ac {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 08:55:58 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2013-12-23 03:32:43 +00:00
|
|
|
reg = <0x01c200ac 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
|
|
|
clock-output-names = "pata";
|
|
|
|
};
|
|
|
|
|
|
|
|
ir0_clk: clk@01c200b0 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 08:55:58 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2013-12-23 03:32:43 +00:00
|
|
|
reg = <0x01c200b0 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
|
|
|
clock-output-names = "ir0";
|
|
|
|
};
|
|
|
|
|
|
|
|
ir1_clk: clk@01c200b4 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 08:55:58 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2013-12-23 03:32:43 +00:00
|
|
|
reg = <0x01c200b4 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
|
|
|
clock-output-names = "ir1";
|
|
|
|
};
|
|
|
|
|
2015-09-15 14:05:54 +00:00
|
|
|
keypad_clk: clk@01c200c4 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
|
|
|
reg = <0x01c200c4 0x4>;
|
|
|
|
clocks = <&osc24M>;
|
|
|
|
clock-output-names = "keypad";
|
|
|
|
};
|
|
|
|
|
2014-02-07 15:21:53 +00:00
|
|
|
usb_clk: clk@01c200cc {
|
|
|
|
#clock-cells = <1>;
|
2015-05-03 09:54:35 +00:00
|
|
|
#reset-cells = <1>;
|
2014-02-07 15:21:53 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-usb-clk";
|
|
|
|
reg = <0x01c200cc 0x4>;
|
|
|
|
clocks = <&pll6 1>;
|
2015-05-03 09:53:07 +00:00
|
|
|
clock-output-names = "usb_ohci0", "usb_ohci1",
|
|
|
|
"usb_phy";
|
2014-02-07 15:21:53 +00:00
|
|
|
};
|
|
|
|
|
2013-12-23 03:32:43 +00:00
|
|
|
spi3_clk: clk@01c200d4 {
|
|
|
|
#clock-cells = <0>;
|
2014-02-06 08:55:58 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-mod0-clk";
|
2013-12-23 03:32:43 +00:00
|
|
|
reg = <0x01c200d4 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 1>, <&pll5 1>;
|
|
|
|
clock-output-names = "spi3";
|
|
|
|
};
|
2013-12-23 03:32:44 +00:00
|
|
|
|
2015-12-05 13:16:46 +00:00
|
|
|
dram_gates: clk@01c20100 {
|
|
|
|
#clock-cells = <1>;
|
|
|
|
compatible = "allwinner,sun4i-a10-dram-gates-clk";
|
|
|
|
reg = <0x01c20100 0x4>;
|
|
|
|
clocks = <&pll5 0>;
|
|
|
|
clock-indices = <0>,
|
|
|
|
<1>, <2>,
|
|
|
|
<3>,
|
|
|
|
<4>,
|
|
|
|
<5>, <6>,
|
|
|
|
<15>,
|
|
|
|
<24>, <25>,
|
|
|
|
<26>, <27>,
|
|
|
|
<28>, <29>;
|
|
|
|
clock-output-names = "dram_ve",
|
|
|
|
"dram_csi0", "dram_csi1",
|
|
|
|
"dram_ts",
|
|
|
|
"dram_tvd",
|
|
|
|
"dram_tve0", "dram_tve1",
|
|
|
|
"dram_output",
|
|
|
|
"dram_de_fe1", "dram_de_fe0",
|
|
|
|
"dram_de_be0", "dram_de_be1",
|
|
|
|
"dram_de_mp", "dram_ace";
|
|
|
|
};
|
|
|
|
|
2015-10-12 20:28:46 +00:00
|
|
|
codec_clk: clk@01c20140 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "allwinner,sun4i-a10-codec-clk";
|
|
|
|
reg = <0x01c20140 0x4>;
|
|
|
|
clocks = <&pll2 SUN4I_A10_PLL2_1X>;
|
|
|
|
clock-output-names = "codec";
|
|
|
|
};
|
|
|
|
|
2013-12-23 03:32:44 +00:00
|
|
|
mbus_clk: clk@01c2015c {
|
|
|
|
#clock-cells = <0>;
|
2014-07-16 21:45:48 +00:00
|
|
|
compatible = "allwinner,sun5i-a13-mbus-clk";
|
2013-12-23 03:32:44 +00:00
|
|
|
reg = <0x01c2015c 0x4>;
|
|
|
|
clocks = <&osc24M>, <&pll6 2>, <&pll5 1>;
|
|
|
|
clock-output-names = "mbus";
|
|
|
|
};
|
2014-01-01 02:30:48 +00:00
|
|
|
|
2014-02-10 10:35:48 +00:00
|
|
|
/*
|
2015-05-03 09:53:07 +00:00
|
|
|
* The following two are dummy clocks, placeholders
|
|
|
|
* used in the gmac_tx clock. The gmac driver will
|
|
|
|
* choose one parent depending on the PHY interface
|
|
|
|
* mode, using clk_set_rate auto-reparenting.
|
|
|
|
*
|
|
|
|
* The actual TX clock rate is not controlled by the
|
|
|
|
* gmac_tx clock.
|
2014-02-10 10:35:48 +00:00
|
|
|
*/
|
|
|
|
mii_phy_tx_clk: clk@2 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <25000000>;
|
|
|
|
clock-output-names = "mii_phy_tx";
|
|
|
|
};
|
|
|
|
|
|
|
|
gmac_int_tx_clk: clk@3 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <125000000>;
|
|
|
|
clock-output-names = "gmac_int_tx";
|
|
|
|
};
|
|
|
|
|
|
|
|
gmac_tx_clk: clk@01c20164 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "allwinner,sun7i-a20-gmac-clk";
|
|
|
|
reg = <0x01c20164 0x4>;
|
|
|
|
clocks = <&mii_phy_tx_clk>, <&gmac_int_tx_clk>;
|
|
|
|
clock-output-names = "gmac_tx";
|
|
|
|
};
|
|
|
|
|
2014-01-01 02:30:48 +00:00
|
|
|
/*
|
|
|
|
* Dummy clock used by output clocks
|
|
|
|
*/
|
|
|
|
osc24M_32k: clk@1 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-factor-clock";
|
|
|
|
clock-div = <750>;
|
|
|
|
clock-mult = <1>;
|
|
|
|
clocks = <&osc24M>;
|
|
|
|
clock-output-names = "osc24M_32k";
|
|
|
|
};
|
|
|
|
|
|
|
|
clk_out_a: clk@01c201f0 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "allwinner,sun7i-a20-out-clk";
|
|
|
|
reg = <0x01c201f0 0x4>;
|
|
|
|
clocks = <&osc24M_32k>, <&osc32k>, <&osc24M>;
|
|
|
|
clock-output-names = "clk_out_a";
|
|
|
|
};
|
|
|
|
|
|
|
|
clk_out_b: clk@01c201f4 {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "allwinner,sun7i-a20-out-clk";
|
|
|
|
reg = <0x01c201f4 0x4>;
|
|
|
|
clocks = <&osc24M_32k>, <&osc32k>, <&osc24M>;
|
|
|
|
clock-output-names = "clk_out_b";
|
|
|
|
};
|
2013-07-17 08:07:10 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
soc@01c00000 {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
2015-03-26 14:53:44 +00:00
|
|
|
sram-controller@01c00000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-sram-controller";
|
|
|
|
reg = <0x01c00000 0x30>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
sram_a: sram@00000000 {
|
|
|
|
compatible = "mmio-sram";
|
|
|
|
reg = <0x00000000 0xc000>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0x00000000 0xc000>;
|
|
|
|
|
|
|
|
emac_sram: sram-section@8000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-sram-a3-a4";
|
|
|
|
reg = <0x8000 0x4000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
sram_d: sram@00010000 {
|
|
|
|
compatible = "mmio-sram";
|
|
|
|
reg = <0x00010000 0x1000>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0x00010000 0x1000>;
|
|
|
|
|
|
|
|
otg_sram: sram-section@0000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-sram-d";
|
|
|
|
reg = <0x0000 0x1000>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2014-03-19 19:21:18 +00:00
|
|
|
nmi_intc: interrupt-controller@01c00030 {
|
|
|
|
compatible = "allwinner,sun7i-a20-sc-nmi";
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
reg = <0x01c00030 0x0c>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
|
2014-03-19 19:21:18 +00:00
|
|
|
};
|
|
|
|
|
2014-08-04 20:09:59 +00:00
|
|
|
dma: dma-controller@01c02000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-dma";
|
|
|
|
reg = <0x01c02000 0x1000>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
|
2014-08-04 20:09:59 +00:00
|
|
|
clocks = <&ahb_gates 6>;
|
|
|
|
#dma-cells = <2>;
|
|
|
|
};
|
|
|
|
|
2014-02-22 21:35:54 +00:00
|
|
|
spi0: spi@01c05000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-spi";
|
|
|
|
reg = <0x01c05000 0x1000>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
|
2014-02-22 21:35:54 +00:00
|
|
|
clocks = <&ahb_gates 20>, <&spi0_clk>;
|
|
|
|
clock-names = "ahb", "mod";
|
2014-12-16 21:59:56 +00:00
|
|
|
dmas = <&dma SUN4I_DMA_DEDICATED 27>,
|
|
|
|
<&dma SUN4I_DMA_DEDICATED 26>;
|
2014-08-04 20:10:02 +00:00
|
|
|
dma-names = "rx", "tx";
|
2014-02-22 21:35:54 +00:00
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
|
|
|
spi1: spi@01c06000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-spi";
|
|
|
|
reg = <0x01c06000 0x1000>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
|
2014-02-22 21:35:54 +00:00
|
|
|
clocks = <&ahb_gates 21>, <&spi1_clk>;
|
|
|
|
clock-names = "ahb", "mod";
|
2014-12-16 21:59:56 +00:00
|
|
|
dmas = <&dma SUN4I_DMA_DEDICATED 9>,
|
|
|
|
<&dma SUN4I_DMA_DEDICATED 8>;
|
2014-08-04 20:10:02 +00:00
|
|
|
dma-names = "rx", "tx";
|
2014-02-22 21:35:54 +00:00
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
2013-09-11 09:10:06 +00:00
|
|
|
emac: ethernet@01c0b000 {
|
2014-02-02 13:49:13 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-emac";
|
2013-09-11 09:10:06 +00:00
|
|
|
reg = <0x01c0b000 0x1000>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
|
2013-09-11 09:10:06 +00:00
|
|
|
clocks = <&ahb_gates 17>;
|
2015-03-26 14:53:44 +00:00
|
|
|
allwinner,sram = <&emac_sram 1>;
|
2013-09-11 09:10:06 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2015-01-19 19:35:22 +00:00
|
|
|
mdio: mdio@01c0b080 {
|
2014-02-02 13:49:13 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-mdio";
|
2013-09-11 09:10:06 +00:00
|
|
|
reg = <0x01c0b080 0x14>;
|
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
2014-05-02 15:57:26 +00:00
|
|
|
mmc0: mmc@01c0f000 {
|
|
|
|
compatible = "allwinner,sun5i-a13-mmc";
|
|
|
|
reg = <0x01c0f000 0x1000>;
|
2014-07-11 17:39:06 +00:00
|
|
|
clocks = <&ahb_gates 8>,
|
|
|
|
<&mmc0_clk 0>,
|
|
|
|
<&mmc0_clk 1>,
|
|
|
|
<&mmc0_clk 2>;
|
|
|
|
clock-names = "ahb",
|
|
|
|
"mmc",
|
|
|
|
"output",
|
|
|
|
"sample";
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
|
2014-05-02 15:57:26 +00:00
|
|
|
status = "disabled";
|
2015-03-10 15:27:09 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-05-02 15:57:26 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
mmc1: mmc@01c10000 {
|
|
|
|
compatible = "allwinner,sun5i-a13-mmc";
|
|
|
|
reg = <0x01c10000 0x1000>;
|
2014-07-11 17:39:06 +00:00
|
|
|
clocks = <&ahb_gates 9>,
|
|
|
|
<&mmc1_clk 0>,
|
|
|
|
<&mmc1_clk 1>,
|
|
|
|
<&mmc1_clk 2>;
|
|
|
|
clock-names = "ahb",
|
|
|
|
"mmc",
|
|
|
|
"output",
|
|
|
|
"sample";
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
|
2014-05-02 15:57:26 +00:00
|
|
|
status = "disabled";
|
2015-03-10 15:27:09 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-05-02 15:57:26 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
mmc2: mmc@01c11000 {
|
|
|
|
compatible = "allwinner,sun5i-a13-mmc";
|
|
|
|
reg = <0x01c11000 0x1000>;
|
2014-07-11 17:39:06 +00:00
|
|
|
clocks = <&ahb_gates 10>,
|
|
|
|
<&mmc2_clk 0>,
|
|
|
|
<&mmc2_clk 1>,
|
|
|
|
<&mmc2_clk 2>;
|
|
|
|
clock-names = "ahb",
|
|
|
|
"mmc",
|
|
|
|
"output",
|
|
|
|
"sample";
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
|
2014-05-02 15:57:26 +00:00
|
|
|
status = "disabled";
|
2015-03-10 15:27:09 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-05-02 15:57:26 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
mmc3: mmc@01c12000 {
|
|
|
|
compatible = "allwinner,sun5i-a13-mmc";
|
|
|
|
reg = <0x01c12000 0x1000>;
|
2014-07-11 17:39:06 +00:00
|
|
|
clocks = <&ahb_gates 11>,
|
|
|
|
<&mmc3_clk 0>,
|
|
|
|
<&mmc3_clk 1>,
|
|
|
|
<&mmc3_clk 2>;
|
|
|
|
clock-names = "ahb",
|
|
|
|
"mmc",
|
|
|
|
"output",
|
|
|
|
"sample";
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
|
2014-05-02 15:57:26 +00:00
|
|
|
status = "disabled";
|
2015-03-10 15:27:09 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2014-05-02 15:57:26 +00:00
|
|
|
};
|
|
|
|
|
2014-10-21 22:14:03 +00:00
|
|
|
usb_otg: usb@01c13000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-musb";
|
|
|
|
reg = <0x01c13000 0x0400>;
|
|
|
|
clocks = <&ahb_gates 0>;
|
|
|
|
interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
interrupt-names = "mc";
|
|
|
|
phys = <&usbphy 0>;
|
|
|
|
phy-names = "usb";
|
|
|
|
extcon = <&usbphy 0>;
|
|
|
|
allwinner,sram = <&otg_sram 1>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2014-03-01 19:26:25 +00:00
|
|
|
usbphy: phy@01c13400 {
|
|
|
|
#phy-cells = <1>;
|
|
|
|
compatible = "allwinner,sun7i-a20-usb-phy";
|
|
|
|
reg = <0x01c13400 0x10 0x01c14800 0x4 0x01c1c800 0x4>;
|
|
|
|
reg-names = "phy_ctrl", "pmu1", "pmu2";
|
|
|
|
clocks = <&usb_clk 8>;
|
|
|
|
clock-names = "usb_phy";
|
2014-11-10 18:55:08 +00:00
|
|
|
resets = <&usb_clk 0>, <&usb_clk 1>, <&usb_clk 2>;
|
|
|
|
reset-names = "usb0_reset", "usb1_reset", "usb2_reset";
|
2014-03-01 19:26:25 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ehci0: usb@01c14000 {
|
|
|
|
compatible = "allwinner,sun7i-a20-ehci", "generic-ehci";
|
|
|
|
reg = <0x01c14000 0x100>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
|
2014-03-01 19:26:25 +00:00
|
|
|
clocks = <&ahb_gates 1>;
|
|
|
|
phys = <&usbphy 1>;
|
|
|
|
phy-names = "usb";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ohci0: usb@01c14400 {
|
|
|
|
compatible = "allwinner,sun7i-a20-ohci", "generic-ohci";
|
|
|
|
reg = <0x01c14400 0x100>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
|
2014-03-01 19:26:25 +00:00
|
|
|
clocks = <&usb_clk 6>, <&ahb_gates 2>;
|
|
|
|
phys = <&usbphy 1>;
|
|
|
|
phy-names = "usb";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2015-07-17 14:39:39 +00:00
|
|
|
crypto: crypto-engine@01c15000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-crypto";
|
|
|
|
reg = <0x01c15000 0x1000>;
|
|
|
|
interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&ahb_gates 5>, <&ss_clk>;
|
|
|
|
clock-names = "ahb", "mod";
|
|
|
|
};
|
|
|
|
|
2014-02-22 21:35:54 +00:00
|
|
|
spi2: spi@01c17000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-spi";
|
|
|
|
reg = <0x01c17000 0x1000>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
|
2014-02-22 21:35:54 +00:00
|
|
|
clocks = <&ahb_gates 22>, <&spi2_clk>;
|
|
|
|
clock-names = "ahb", "mod";
|
2014-12-16 21:59:56 +00:00
|
|
|
dmas = <&dma SUN4I_DMA_DEDICATED 29>,
|
|
|
|
<&dma SUN4I_DMA_DEDICATED 28>;
|
2014-08-04 20:10:02 +00:00
|
|
|
dma-names = "rx", "tx";
|
2014-02-22 21:35:54 +00:00
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
2014-03-01 19:26:22 +00:00
|
|
|
ahci: sata@01c18000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-ahci";
|
|
|
|
reg = <0x01c18000 0x1000>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
|
2014-03-01 19:26:22 +00:00
|
|
|
clocks = <&pll6 0>, <&ahb_gates 25>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2014-03-01 19:26:25 +00:00
|
|
|
ehci1: usb@01c1c000 {
|
|
|
|
compatible = "allwinner,sun7i-a20-ehci", "generic-ehci";
|
|
|
|
reg = <0x01c1c000 0x100>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
|
2014-03-01 19:26:25 +00:00
|
|
|
clocks = <&ahb_gates 3>;
|
|
|
|
phys = <&usbphy 2>;
|
|
|
|
phy-names = "usb";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ohci1: usb@01c1c400 {
|
|
|
|
compatible = "allwinner,sun7i-a20-ohci", "generic-ohci";
|
|
|
|
reg = <0x01c1c400 0x100>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
|
2014-03-01 19:26:25 +00:00
|
|
|
clocks = <&usb_clk 7>, <&ahb_gates 4>;
|
|
|
|
phys = <&usbphy 2>;
|
|
|
|
phy-names = "usb";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2014-02-22 21:35:54 +00:00
|
|
|
spi3: spi@01c1f000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-spi";
|
|
|
|
reg = <0x01c1f000 0x1000>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
|
2014-02-22 21:35:54 +00:00
|
|
|
clocks = <&ahb_gates 23>, <&spi3_clk>;
|
|
|
|
clock-names = "ahb", "mod";
|
2014-12-16 21:59:56 +00:00
|
|
|
dmas = <&dma SUN4I_DMA_DEDICATED 31>,
|
|
|
|
<&dma SUN4I_DMA_DEDICATED 30>;
|
2014-08-04 20:10:02 +00:00
|
|
|
dma-names = "rx", "tx";
|
2014-02-22 21:35:54 +00:00
|
|
|
status = "disabled";
|
2013-09-11 09:10:06 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
2013-07-24 21:46:11 +00:00
|
|
|
pio: pinctrl@01c20800 {
|
|
|
|
compatible = "allwinner,sun7i-a20-pinctrl";
|
|
|
|
reg = <0x01c20800 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
|
2013-07-25 19:12:52 +00:00
|
|
|
clocks = <&apb0_gates 5>;
|
2013-07-24 21:46:11 +00:00
|
|
|
gpio-controller;
|
|
|
|
interrupt-controller;
|
2015-06-17 09:44:24 +00:00
|
|
|
#interrupt-cells = <3>;
|
2013-07-24 21:46:11 +00:00
|
|
|
#gpio-cells = <3>;
|
2013-07-24 22:09:47 +00:00
|
|
|
|
2014-04-28 16:17:12 +00:00
|
|
|
pwm0_pins_a: pwm0@0 {
|
|
|
|
allwinner,pins = "PB2";
|
|
|
|
allwinner,function = "pwm";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-04-28 16:17:12 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
pwm1_pins_a: pwm1@0 {
|
|
|
|
allwinner,pins = "PI3";
|
|
|
|
allwinner,function = "pwm";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-04-28 16:17:12 +00:00
|
|
|
};
|
|
|
|
|
2013-07-24 22:09:47 +00:00
|
|
|
uart0_pins_a: uart0@0 {
|
|
|
|
allwinner,pins = "PB22", "PB23";
|
|
|
|
allwinner,function = "uart0";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2013-07-24 22:09:47 +00:00
|
|
|
};
|
|
|
|
|
2014-01-14 14:49:50 +00:00
|
|
|
uart2_pins_a: uart2@0 {
|
|
|
|
allwinner,pins = "PI16", "PI17", "PI18", "PI19";
|
|
|
|
allwinner,function = "uart2";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-01-14 14:49:50 +00:00
|
|
|
};
|
|
|
|
|
2014-08-19 07:33:00 +00:00
|
|
|
uart3_pins_a: uart3@0 {
|
|
|
|
allwinner,pins = "PG6", "PG7", "PG8", "PG9";
|
|
|
|
allwinner,function = "uart3";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-08-19 07:33:00 +00:00
|
|
|
};
|
|
|
|
|
2014-10-01 07:26:05 +00:00
|
|
|
uart3_pins_b: uart3@1 {
|
|
|
|
allwinner,pins = "PH0", "PH1";
|
|
|
|
allwinner,function = "uart3";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-10-01 07:26:05 +00:00
|
|
|
};
|
|
|
|
|
2014-08-19 07:33:00 +00:00
|
|
|
uart4_pins_a: uart4@0 {
|
|
|
|
allwinner,pins = "PG10", "PG11";
|
|
|
|
allwinner,function = "uart4";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-08-19 07:33:00 +00:00
|
|
|
};
|
|
|
|
|
2015-05-21 12:32:33 +00:00
|
|
|
uart4_pins_b: uart4@1 {
|
|
|
|
allwinner,pins = "PH4", "PH5";
|
|
|
|
allwinner,function = "uart4";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
|
2014-08-19 07:33:00 +00:00
|
|
|
uart5_pins_a: uart5@0 {
|
|
|
|
allwinner,pins = "PI10", "PI11";
|
|
|
|
allwinner,function = "uart5";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-08-19 07:33:00 +00:00
|
|
|
};
|
|
|
|
|
2013-07-24 22:09:47 +00:00
|
|
|
uart6_pins_a: uart6@0 {
|
|
|
|
allwinner,pins = "PI12", "PI13";
|
|
|
|
allwinner,function = "uart6";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2013-07-24 22:09:47 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
uart7_pins_a: uart7@0 {
|
|
|
|
allwinner,pins = "PI20", "PI21";
|
|
|
|
allwinner,function = "uart7";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2013-07-24 22:09:47 +00:00
|
|
|
};
|
2013-09-11 09:10:07 +00:00
|
|
|
|
2013-08-31 21:08:49 +00:00
|
|
|
i2c0_pins_a: i2c0@0 {
|
|
|
|
allwinner,pins = "PB0", "PB1";
|
|
|
|
allwinner,function = "i2c0";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2013-08-31 21:08:49 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
i2c1_pins_a: i2c1@0 {
|
|
|
|
allwinner,pins = "PB18", "PB19";
|
|
|
|
allwinner,function = "i2c1";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2013-08-31 21:08:49 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
i2c2_pins_a: i2c2@0 {
|
|
|
|
allwinner,pins = "PB20", "PB21";
|
|
|
|
allwinner,function = "i2c2";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2013-08-31 21:08:49 +00:00
|
|
|
};
|
|
|
|
|
2014-08-19 07:33:00 +00:00
|
|
|
i2c3_pins_a: i2c3@0 {
|
|
|
|
allwinner,pins = "PI0", "PI1";
|
|
|
|
allwinner,function = "i2c3";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-08-19 07:33:00 +00:00
|
|
|
};
|
|
|
|
|
2013-09-11 09:10:07 +00:00
|
|
|
emac_pins_a: emac0@0 {
|
|
|
|
allwinner,pins = "PA0", "PA1", "PA2",
|
|
|
|
"PA3", "PA4", "PA5", "PA6",
|
|
|
|
"PA7", "PA8", "PA9", "PA10",
|
|
|
|
"PA11", "PA12", "PA13", "PA14",
|
|
|
|
"PA15", "PA16";
|
|
|
|
allwinner,function = "emac";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2013-09-11 09:10:07 +00:00
|
|
|
};
|
2014-01-01 02:30:50 +00:00
|
|
|
|
|
|
|
clk_out_a_pins_a: clk_out_a@0 {
|
|
|
|
allwinner,pins = "PI12";
|
|
|
|
allwinner,function = "clk_out_a";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-01-01 02:30:50 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
clk_out_b_pins_a: clk_out_b@0 {
|
|
|
|
allwinner,pins = "PI13";
|
|
|
|
allwinner,function = "clk_out_b";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-01-01 02:30:50 +00:00
|
|
|
};
|
2014-02-10 10:35:50 +00:00
|
|
|
|
|
|
|
gmac_pins_mii_a: gmac_mii@0 {
|
|
|
|
allwinner,pins = "PA0", "PA1", "PA2",
|
|
|
|
"PA3", "PA4", "PA5", "PA6",
|
|
|
|
"PA7", "PA8", "PA9", "PA10",
|
|
|
|
"PA11", "PA12", "PA13", "PA14",
|
|
|
|
"PA15", "PA16";
|
|
|
|
allwinner,function = "gmac";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-02-10 10:35:50 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
gmac_pins_rgmii_a: gmac_rgmii@0 {
|
|
|
|
allwinner,pins = "PA0", "PA1", "PA2",
|
|
|
|
"PA3", "PA4", "PA5", "PA6",
|
|
|
|
"PA7", "PA8", "PA10",
|
|
|
|
"PA11", "PA12", "PA13",
|
|
|
|
"PA15", "PA16";
|
|
|
|
allwinner,function = "gmac";
|
|
|
|
/*
|
|
|
|
* data lines in RGMII mode use DDR mode
|
|
|
|
* and need a higher signal drive strength
|
|
|
|
*/
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_40_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-02-10 10:35:50 +00:00
|
|
|
};
|
2014-02-22 21:35:58 +00:00
|
|
|
|
2014-10-01 07:26:04 +00:00
|
|
|
spi0_pins_a: spi0@0 {
|
2015-05-03 07:25:41 +00:00
|
|
|
allwinner,pins = "PI11", "PI12", "PI13";
|
|
|
|
allwinner,function = "spi0";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
|
|
|
|
spi0_cs0_pins_a: spi0_cs0@0 {
|
|
|
|
allwinner,pins = "PI10";
|
|
|
|
allwinner,function = "spi0";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
|
|
|
|
spi0_cs1_pins_a: spi0_cs1@0 {
|
|
|
|
allwinner,pins = "PI14";
|
2014-10-01 07:26:04 +00:00
|
|
|
allwinner,function = "spi0";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-10-01 07:26:04 +00:00
|
|
|
};
|
|
|
|
|
2014-02-22 21:35:58 +00:00
|
|
|
spi1_pins_a: spi1@0 {
|
2015-05-03 07:25:41 +00:00
|
|
|
allwinner,pins = "PI17", "PI18", "PI19";
|
|
|
|
allwinner,function = "spi1";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
|
|
|
|
spi1_cs0_pins_a: spi1_cs0@0 {
|
|
|
|
allwinner,pins = "PI16";
|
2014-02-22 21:35:58 +00:00
|
|
|
allwinner,function = "spi1";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-02-22 21:35:58 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
spi2_pins_a: spi2@0 {
|
2015-05-03 07:25:41 +00:00
|
|
|
allwinner,pins = "PC20", "PC21", "PC22";
|
2014-02-22 21:35:58 +00:00
|
|
|
allwinner,function = "spi2";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-08-19 07:33:00 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
spi2_pins_b: spi2@1 {
|
2015-05-03 07:25:41 +00:00
|
|
|
allwinner,pins = "PB15", "PB16", "PB17";
|
|
|
|
allwinner,function = "spi2";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
|
|
|
|
spi2_cs0_pins_a: spi2_cs0@0 {
|
|
|
|
allwinner,pins = "PC19";
|
|
|
|
allwinner,function = "spi2";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
|
|
|
|
spi2_cs0_pins_b: spi2_cs0@1 {
|
|
|
|
allwinner,pins = "PB14";
|
2014-08-19 07:33:00 +00:00
|
|
|
allwinner,function = "spi2";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-02-22 21:35:58 +00:00
|
|
|
};
|
2014-05-02 15:57:27 +00:00
|
|
|
|
|
|
|
mmc0_pins_a: mmc0@0 {
|
2015-05-03 09:53:07 +00:00
|
|
|
allwinner,pins = "PF0", "PF1", "PF2",
|
|
|
|
"PF3", "PF4", "PF5";
|
2014-05-02 15:57:27 +00:00
|
|
|
allwinner,function = "mmc0";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_30_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-05-02 15:57:27 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
mmc0_cd_pin_reference_design: mmc0_cd_pin@0 {
|
|
|
|
allwinner,pins = "PH1";
|
|
|
|
allwinner,function = "gpio_in";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
|
2014-05-02 15:57:27 +00:00
|
|
|
};
|
|
|
|
|
2014-10-01 14:25:36 +00:00
|
|
|
mmc2_pins_a: mmc2@0 {
|
2015-05-03 09:53:07 +00:00
|
|
|
allwinner,pins = "PC6", "PC7", "PC8",
|
|
|
|
"PC9", "PC10", "PC11";
|
2014-10-01 14:25:36 +00:00
|
|
|
allwinner,function = "mmc2";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_30_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_PULL_UP>;
|
2014-10-01 14:25:36 +00:00
|
|
|
};
|
|
|
|
|
2014-05-02 15:57:27 +00:00
|
|
|
mmc3_pins_a: mmc3@0 {
|
2015-05-03 09:53:07 +00:00
|
|
|
allwinner,pins = "PI4", "PI5", "PI6",
|
|
|
|
"PI7", "PI8", "PI9";
|
2014-05-02 15:57:27 +00:00
|
|
|
allwinner,function = "mmc3";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_30_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-05-02 15:57:27 +00:00
|
|
|
};
|
2014-06-08 18:08:11 +00:00
|
|
|
|
2015-05-02 11:36:20 +00:00
|
|
|
ir0_rx_pins_a: ir0@0 {
|
|
|
|
allwinner,pins = "PB4";
|
2014-06-08 18:08:11 +00:00
|
|
|
allwinner,function = "ir0";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-06-08 18:08:11 +00:00
|
|
|
};
|
|
|
|
|
2015-05-02 11:36:20 +00:00
|
|
|
ir0_tx_pins_a: ir0@1 {
|
|
|
|
allwinner,pins = "PB3";
|
|
|
|
allwinner,function = "ir0";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
|
|
|
|
ir1_rx_pins_a: ir1@0 {
|
|
|
|
allwinner,pins = "PB23";
|
|
|
|
allwinner,function = "ir1";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
|
|
|
|
ir1_tx_pins_a: ir1@1 {
|
|
|
|
allwinner,pins = "PB22";
|
2014-06-08 18:08:11 +00:00
|
|
|
allwinner,function = "ir1";
|
2014-12-16 21:59:57 +00:00
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-06-08 18:08:11 +00:00
|
|
|
};
|
2015-01-25 13:40:09 +00:00
|
|
|
|
|
|
|
ps20_pins_a: ps20@0 {
|
|
|
|
allwinner,pins = "PI20", "PI21";
|
|
|
|
allwinner,function = "ps2";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
|
|
|
};
|
|
|
|
|
|
|
|
ps21_pins_a: ps21@0 {
|
|
|
|
allwinner,pins = "PH12", "PH13";
|
|
|
|
allwinner,function = "ps2";
|
|
|
|
allwinner,drive = <SUN4I_PINCTRL_10_MA>;
|
|
|
|
allwinner,pull = <SUN4I_PINCTRL_NO_PULL>;
|
2014-06-08 18:08:11 +00:00
|
|
|
};
|
2013-07-24 21:46:11 +00:00
|
|
|
};
|
|
|
|
|
2013-07-17 08:07:10 +00:00
|
|
|
timer@01c20c00 {
|
2014-02-06 09:40:32 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-timer";
|
2013-07-17 08:07:10 +00:00
|
|
|
reg = <0x01c20c00 0x90>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
|
2013-07-17 08:07:10 +00:00
|
|
|
clocks = <&osc24M>;
|
|
|
|
};
|
|
|
|
|
|
|
|
wdt: watchdog@01c20c90 {
|
2014-02-07 21:29:26 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-wdt";
|
2013-07-17 08:07:10 +00:00
|
|
|
reg = <0x01c20c90 0x10>;
|
|
|
|
};
|
|
|
|
|
2013-10-16 18:30:26 +00:00
|
|
|
rtc: rtc@01c20d00 {
|
|
|
|
compatible = "allwinner,sun7i-a20-rtc";
|
|
|
|
reg = <0x01c20d00 0x20>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
|
2013-10-16 18:30:26 +00:00
|
|
|
};
|
|
|
|
|
2014-04-28 16:17:13 +00:00
|
|
|
pwm: pwm@01c20e00 {
|
|
|
|
compatible = "allwinner,sun7i-a20-pwm";
|
|
|
|
reg = <0x01c20e00 0xc>;
|
|
|
|
clocks = <&osc24M>;
|
|
|
|
#pwm-cells = <3>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2014-06-21 11:04:05 +00:00
|
|
|
ir0: ir@01c21800 {
|
2014-06-30 21:57:54 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-ir";
|
2014-06-21 11:04:05 +00:00
|
|
|
clocks = <&apb0_gates 6>, <&ir0_clk>;
|
|
|
|
clock-names = "apb", "ir";
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
|
2014-06-21 11:04:05 +00:00
|
|
|
reg = <0x01c21800 0x40>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ir1: ir@01c21c00 {
|
2014-06-30 21:57:54 +00:00
|
|
|
compatible = "allwinner,sun4i-a10-ir";
|
2014-06-21 11:04:05 +00:00
|
|
|
clocks = <&apb0_gates 7>, <&ir1_clk>;
|
|
|
|
clock-names = "apb", "ir";
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
|
2014-06-21 11:04:05 +00:00
|
|
|
reg = <0x01c21c00 0x40>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2014-12-23 10:13:22 +00:00
|
|
|
lradc: lradc@01c22800 {
|
|
|
|
compatible = "allwinner,sun4i-a10-lradc-keys";
|
|
|
|
reg = <0x01c22800 0x100>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
|
2014-12-23 10:13:22 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2014-08-18 04:07:55 +00:00
|
|
|
codec: codec@01c22c00 {
|
|
|
|
#sound-dai-cells = <0>;
|
|
|
|
compatible = "allwinner,sun7i-a20-codec";
|
|
|
|
reg = <0x01c22c00 0x40>;
|
|
|
|
interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&apb0_gates 0>, <&codec_clk>;
|
|
|
|
clock-names = "apb", "codec";
|
|
|
|
dmas = <&dma SUN4I_DMA_NORMAL 19>,
|
|
|
|
<&dma SUN4I_DMA_NORMAL 19>;
|
|
|
|
dma-names = "rx", "tx";
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-09-03 10:33:28 +00:00
|
|
|
sid: eeprom@01c23800 {
|
|
|
|
compatible = "allwinner,sun7i-a20-sid";
|
|
|
|
reg = <0x01c23800 0x200>;
|
|
|
|
};
|
|
|
|
|
2013-12-31 16:20:52 +00:00
|
|
|
rtp: rtp@01c25000 {
|
2015-03-08 20:53:42 +00:00
|
|
|
compatible = "allwinner,sun5i-a13-ts";
|
2013-12-31 16:20:52 +00:00
|
|
|
reg = <0x01c25000 0x100>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
|
2015-01-06 02:35:15 +00:00
|
|
|
#thermal-sensor-cells = <0>;
|
2013-12-31 16:20:52 +00:00
|
|
|
};
|
|
|
|
|
2013-07-17 08:07:10 +00:00
|
|
|
uart0: serial@01c28000 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28000 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
|
2013-07-17 08:07:10 +00:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2013-07-25 19:12:52 +00:00
|
|
|
clocks = <&apb1_gates 16>;
|
2013-07-17 08:07:10 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart1: serial@01c28400 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28400 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
|
2013-07-17 08:07:10 +00:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2013-07-25 19:12:52 +00:00
|
|
|
clocks = <&apb1_gates 17>;
|
2013-07-17 08:07:10 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart2: serial@01c28800 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28800 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
|
2013-07-17 08:07:10 +00:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2013-07-25 19:12:52 +00:00
|
|
|
clocks = <&apb1_gates 18>;
|
2013-07-17 08:07:10 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart3: serial@01c28c00 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c28c00 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
|
2013-07-17 08:07:10 +00:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2013-07-25 19:12:52 +00:00
|
|
|
clocks = <&apb1_gates 19>;
|
2013-07-17 08:07:10 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart4: serial@01c29000 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c29000 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
|
2013-07-17 08:07:10 +00:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2013-07-25 19:12:52 +00:00
|
|
|
clocks = <&apb1_gates 20>;
|
2013-07-17 08:07:10 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart5: serial@01c29400 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c29400 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
|
2013-07-17 08:07:10 +00:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2013-07-25 19:12:52 +00:00
|
|
|
clocks = <&apb1_gates 21>;
|
2013-07-17 08:07:10 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart6: serial@01c29800 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c29800 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
|
2013-07-17 08:07:10 +00:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2013-07-25 19:12:52 +00:00
|
|
|
clocks = <&apb1_gates 22>;
|
2013-07-17 08:07:10 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart7: serial@01c29c00 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x01c29c00 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
|
2013-07-17 08:07:10 +00:00
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
2013-07-25 19:12:52 +00:00
|
|
|
clocks = <&apb1_gates 23>;
|
2013-07-17 08:07:10 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-08-31 21:07:24 +00:00
|
|
|
i2c0: i2c@01c2ac00 {
|
2015-05-03 09:53:07 +00:00
|
|
|
compatible = "allwinner,sun7i-a20-i2c",
|
|
|
|
"allwinner,sun4i-a10-i2c";
|
2013-08-31 21:07:24 +00:00
|
|
|
reg = <0x01c2ac00 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
|
2013-08-31 21:07:24 +00:00
|
|
|
clocks = <&apb1_gates 0>;
|
|
|
|
status = "disabled";
|
2014-04-13 11:41:05 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-08-31 21:07:24 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
i2c1: i2c@01c2b000 {
|
2015-05-03 09:53:07 +00:00
|
|
|
compatible = "allwinner,sun7i-a20-i2c",
|
|
|
|
"allwinner,sun4i-a10-i2c";
|
2013-08-31 21:07:24 +00:00
|
|
|
reg = <0x01c2b000 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
|
2013-08-31 21:07:24 +00:00
|
|
|
clocks = <&apb1_gates 1>;
|
|
|
|
status = "disabled";
|
2014-04-13 11:41:05 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-08-31 21:07:24 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
i2c2: i2c@01c2b400 {
|
2015-05-03 09:53:07 +00:00
|
|
|
compatible = "allwinner,sun7i-a20-i2c",
|
|
|
|
"allwinner,sun4i-a10-i2c";
|
2013-08-31 21:07:24 +00:00
|
|
|
reg = <0x01c2b400 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
|
2013-08-31 21:07:24 +00:00
|
|
|
clocks = <&apb1_gates 2>;
|
|
|
|
status = "disabled";
|
2014-04-13 11:41:05 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-08-31 21:07:24 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
i2c3: i2c@01c2b800 {
|
2015-05-03 09:53:07 +00:00
|
|
|
compatible = "allwinner,sun7i-a20-i2c",
|
|
|
|
"allwinner,sun4i-a10-i2c";
|
2013-08-31 21:07:24 +00:00
|
|
|
reg = <0x01c2b800 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
|
2013-08-31 21:07:24 +00:00
|
|
|
clocks = <&apb1_gates 3>;
|
|
|
|
status = "disabled";
|
2014-04-13 11:41:05 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-08-31 21:07:24 +00:00
|
|
|
};
|
|
|
|
|
2014-04-18 19:13:08 +00:00
|
|
|
i2c4: i2c@01c2c000 {
|
2015-05-03 09:53:07 +00:00
|
|
|
compatible = "allwinner,sun7i-a20-i2c",
|
|
|
|
"allwinner,sun4i-a10-i2c";
|
2014-04-18 19:13:08 +00:00
|
|
|
reg = <0x01c2c000 0x400>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
|
2013-08-31 21:07:24 +00:00
|
|
|
clocks = <&apb1_gates 15>;
|
|
|
|
status = "disabled";
|
2014-04-13 11:41:05 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-08-31 21:07:24 +00:00
|
|
|
};
|
|
|
|
|
2014-02-10 10:35:49 +00:00
|
|
|
gmac: ethernet@01c50000 {
|
|
|
|
compatible = "allwinner,sun7i-a20-gmac";
|
|
|
|
reg = <0x01c50000 0x10000>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
|
2014-02-10 10:35:49 +00:00
|
|
|
interrupt-names = "macirq";
|
|
|
|
clocks = <&ahb_gates 49>, <&gmac_tx_clk>;
|
|
|
|
clock-names = "stmmaceth", "allwinner_gmac_tx";
|
|
|
|
snps,pbl = <2>;
|
|
|
|
snps,fixed-burst;
|
|
|
|
snps,force_sf_dma_mode;
|
|
|
|
status = "disabled";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
};
|
|
|
|
|
2013-11-07 11:01:48 +00:00
|
|
|
hstimer@01c60000 {
|
|
|
|
compatible = "allwinner,sun7i-a20-hstimer";
|
|
|
|
reg = <0x01c60000 0x1000>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
|
2013-11-07 11:01:48 +00:00
|
|
|
clocks = <&ahb_gates 28>;
|
|
|
|
};
|
|
|
|
|
2013-07-17 08:07:10 +00:00
|
|
|
gic: interrupt-controller@01c81000 {
|
|
|
|
compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
|
|
|
|
reg = <0x01c81000 0x1000>,
|
|
|
|
<0x01c82000 0x1000>,
|
|
|
|
<0x01c84000 0x2000>,
|
|
|
|
<0x01c86000 0x2000>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <3>;
|
2014-12-16 21:59:58 +00:00
|
|
|
interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
|
2013-07-17 08:07:10 +00:00
|
|
|
};
|
2015-01-25 13:40:08 +00:00
|
|
|
|
|
|
|
ps20: ps2@01c2a000 {
|
|
|
|
compatible = "allwinner,sun4i-a10-ps2";
|
|
|
|
reg = <0x01c2a000 0x400>;
|
|
|
|
interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&apb1_gates 6>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
ps21: ps2@01c2a400 {
|
|
|
|
compatible = "allwinner,sun4i-a10-ps2";
|
|
|
|
reg = <0x01c2a400 0x400>;
|
|
|
|
interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&apb1_gates 7>;
|
|
|
|
status = "disabled";
|
2013-07-17 08:07:10 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
};
|