2016-05-23 22:44:26 +00:00
|
|
|
/*
|
2016-07-04 21:12:12 +00:00
|
|
|
* AmLogic S905 / GXBB Clock Controller Driver
|
|
|
|
*
|
2016-05-23 22:44:26 +00:00
|
|
|
* Copyright (c) 2016 AmLogic, Inc.
|
|
|
|
* Michael Turquette <mturquette@baylibre.com>
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms and conditions of the GNU General Public License,
|
|
|
|
* version 2, as published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
* more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along with
|
|
|
|
* this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <linux/clk-provider.h>
|
2018-02-12 14:58:35 +00:00
|
|
|
#include <linux/init.h>
|
2016-05-23 22:44:26 +00:00
|
|
|
#include <linux/of_address.h>
|
2017-03-22 10:32:25 +00:00
|
|
|
#include <linux/of_device.h>
|
2018-02-12 14:58:46 +00:00
|
|
|
#include <linux/mfd/syscon.h>
|
2016-05-23 22:44:26 +00:00
|
|
|
#include <linux/platform_device.h>
|
2018-02-12 14:58:35 +00:00
|
|
|
#include <linux/regmap.h>
|
2016-05-23 22:44:26 +00:00
|
|
|
|
|
|
|
#include "clkc.h"
|
|
|
|
#include "gxbb.h"
|
2018-02-12 14:58:36 +00:00
|
|
|
#include "clk-regmap.h"
|
2016-05-23 22:44:26 +00:00
|
|
|
|
2017-12-11 14:13:43 +00:00
|
|
|
static DEFINE_SPINLOCK(meson_clk_lock);
|
2016-05-23 22:44:26 +00:00
|
|
|
|
2017-03-22 10:32:25 +00:00
|
|
|
static const struct pll_rate_table gxbb_gp0_pll_rate_table[] = {
|
2016-05-23 22:44:26 +00:00
|
|
|
PLL_RATE(96000000, 32, 1, 3),
|
|
|
|
PLL_RATE(99000000, 33, 1, 3),
|
|
|
|
PLL_RATE(102000000, 34, 1, 3),
|
|
|
|
PLL_RATE(105000000, 35, 1, 3),
|
|
|
|
PLL_RATE(108000000, 36, 1, 3),
|
|
|
|
PLL_RATE(111000000, 37, 1, 3),
|
|
|
|
PLL_RATE(114000000, 38, 1, 3),
|
|
|
|
PLL_RATE(117000000, 39, 1, 3),
|
|
|
|
PLL_RATE(120000000, 40, 1, 3),
|
|
|
|
PLL_RATE(123000000, 41, 1, 3),
|
|
|
|
PLL_RATE(126000000, 42, 1, 3),
|
|
|
|
PLL_RATE(129000000, 43, 1, 3),
|
|
|
|
PLL_RATE(132000000, 44, 1, 3),
|
|
|
|
PLL_RATE(135000000, 45, 1, 3),
|
|
|
|
PLL_RATE(138000000, 46, 1, 3),
|
|
|
|
PLL_RATE(141000000, 47, 1, 3),
|
|
|
|
PLL_RATE(144000000, 48, 1, 3),
|
|
|
|
PLL_RATE(147000000, 49, 1, 3),
|
|
|
|
PLL_RATE(150000000, 50, 1, 3),
|
|
|
|
PLL_RATE(153000000, 51, 1, 3),
|
|
|
|
PLL_RATE(156000000, 52, 1, 3),
|
|
|
|
PLL_RATE(159000000, 53, 1, 3),
|
|
|
|
PLL_RATE(162000000, 54, 1, 3),
|
|
|
|
PLL_RATE(165000000, 55, 1, 3),
|
|
|
|
PLL_RATE(168000000, 56, 1, 3),
|
|
|
|
PLL_RATE(171000000, 57, 1, 3),
|
|
|
|
PLL_RATE(174000000, 58, 1, 3),
|
|
|
|
PLL_RATE(177000000, 59, 1, 3),
|
|
|
|
PLL_RATE(180000000, 60, 1, 3),
|
|
|
|
PLL_RATE(183000000, 61, 1, 3),
|
|
|
|
PLL_RATE(186000000, 62, 1, 3),
|
|
|
|
PLL_RATE(192000000, 32, 1, 2),
|
|
|
|
PLL_RATE(198000000, 33, 1, 2),
|
|
|
|
PLL_RATE(204000000, 34, 1, 2),
|
|
|
|
PLL_RATE(210000000, 35, 1, 2),
|
|
|
|
PLL_RATE(216000000, 36, 1, 2),
|
|
|
|
PLL_RATE(222000000, 37, 1, 2),
|
|
|
|
PLL_RATE(228000000, 38, 1, 2),
|
|
|
|
PLL_RATE(234000000, 39, 1, 2),
|
|
|
|
PLL_RATE(240000000, 40, 1, 2),
|
|
|
|
PLL_RATE(246000000, 41, 1, 2),
|
|
|
|
PLL_RATE(252000000, 42, 1, 2),
|
|
|
|
PLL_RATE(258000000, 43, 1, 2),
|
|
|
|
PLL_RATE(264000000, 44, 1, 2),
|
|
|
|
PLL_RATE(270000000, 45, 1, 2),
|
|
|
|
PLL_RATE(276000000, 46, 1, 2),
|
|
|
|
PLL_RATE(282000000, 47, 1, 2),
|
|
|
|
PLL_RATE(288000000, 48, 1, 2),
|
|
|
|
PLL_RATE(294000000, 49, 1, 2),
|
|
|
|
PLL_RATE(300000000, 50, 1, 2),
|
|
|
|
PLL_RATE(306000000, 51, 1, 2),
|
|
|
|
PLL_RATE(312000000, 52, 1, 2),
|
|
|
|
PLL_RATE(318000000, 53, 1, 2),
|
|
|
|
PLL_RATE(324000000, 54, 1, 2),
|
|
|
|
PLL_RATE(330000000, 55, 1, 2),
|
|
|
|
PLL_RATE(336000000, 56, 1, 2),
|
|
|
|
PLL_RATE(342000000, 57, 1, 2),
|
|
|
|
PLL_RATE(348000000, 58, 1, 2),
|
|
|
|
PLL_RATE(354000000, 59, 1, 2),
|
|
|
|
PLL_RATE(360000000, 60, 1, 2),
|
|
|
|
PLL_RATE(366000000, 61, 1, 2),
|
|
|
|
PLL_RATE(372000000, 62, 1, 2),
|
|
|
|
PLL_RATE(384000000, 32, 1, 1),
|
|
|
|
PLL_RATE(396000000, 33, 1, 1),
|
|
|
|
PLL_RATE(408000000, 34, 1, 1),
|
|
|
|
PLL_RATE(420000000, 35, 1, 1),
|
|
|
|
PLL_RATE(432000000, 36, 1, 1),
|
|
|
|
PLL_RATE(444000000, 37, 1, 1),
|
|
|
|
PLL_RATE(456000000, 38, 1, 1),
|
|
|
|
PLL_RATE(468000000, 39, 1, 1),
|
|
|
|
PLL_RATE(480000000, 40, 1, 1),
|
|
|
|
PLL_RATE(492000000, 41, 1, 1),
|
|
|
|
PLL_RATE(504000000, 42, 1, 1),
|
|
|
|
PLL_RATE(516000000, 43, 1, 1),
|
|
|
|
PLL_RATE(528000000, 44, 1, 1),
|
|
|
|
PLL_RATE(540000000, 45, 1, 1),
|
|
|
|
PLL_RATE(552000000, 46, 1, 1),
|
|
|
|
PLL_RATE(564000000, 47, 1, 1),
|
|
|
|
PLL_RATE(576000000, 48, 1, 1),
|
|
|
|
PLL_RATE(588000000, 49, 1, 1),
|
|
|
|
PLL_RATE(600000000, 50, 1, 1),
|
|
|
|
PLL_RATE(612000000, 51, 1, 1),
|
|
|
|
PLL_RATE(624000000, 52, 1, 1),
|
|
|
|
PLL_RATE(636000000, 53, 1, 1),
|
|
|
|
PLL_RATE(648000000, 54, 1, 1),
|
|
|
|
PLL_RATE(660000000, 55, 1, 1),
|
|
|
|
PLL_RATE(672000000, 56, 1, 1),
|
|
|
|
PLL_RATE(684000000, 57, 1, 1),
|
|
|
|
PLL_RATE(696000000, 58, 1, 1),
|
|
|
|
PLL_RATE(708000000, 59, 1, 1),
|
|
|
|
PLL_RATE(720000000, 60, 1, 1),
|
|
|
|
PLL_RATE(732000000, 61, 1, 1),
|
|
|
|
PLL_RATE(744000000, 62, 1, 1),
|
|
|
|
PLL_RATE(768000000, 32, 1, 0),
|
|
|
|
PLL_RATE(792000000, 33, 1, 0),
|
|
|
|
PLL_RATE(816000000, 34, 1, 0),
|
|
|
|
PLL_RATE(840000000, 35, 1, 0),
|
|
|
|
PLL_RATE(864000000, 36, 1, 0),
|
|
|
|
PLL_RATE(888000000, 37, 1, 0),
|
|
|
|
PLL_RATE(912000000, 38, 1, 0),
|
|
|
|
PLL_RATE(936000000, 39, 1, 0),
|
|
|
|
PLL_RATE(960000000, 40, 1, 0),
|
|
|
|
PLL_RATE(984000000, 41, 1, 0),
|
|
|
|
PLL_RATE(1008000000, 42, 1, 0),
|
|
|
|
PLL_RATE(1032000000, 43, 1, 0),
|
|
|
|
PLL_RATE(1056000000, 44, 1, 0),
|
|
|
|
PLL_RATE(1080000000, 45, 1, 0),
|
|
|
|
PLL_RATE(1104000000, 46, 1, 0),
|
|
|
|
PLL_RATE(1128000000, 47, 1, 0),
|
|
|
|
PLL_RATE(1152000000, 48, 1, 0),
|
|
|
|
PLL_RATE(1176000000, 49, 1, 0),
|
|
|
|
PLL_RATE(1200000000, 50, 1, 0),
|
|
|
|
PLL_RATE(1224000000, 51, 1, 0),
|
|
|
|
PLL_RATE(1248000000, 52, 1, 0),
|
|
|
|
PLL_RATE(1272000000, 53, 1, 0),
|
|
|
|
PLL_RATE(1296000000, 54, 1, 0),
|
|
|
|
PLL_RATE(1320000000, 55, 1, 0),
|
|
|
|
PLL_RATE(1344000000, 56, 1, 0),
|
|
|
|
PLL_RATE(1368000000, 57, 1, 0),
|
|
|
|
PLL_RATE(1392000000, 58, 1, 0),
|
|
|
|
PLL_RATE(1416000000, 59, 1, 0),
|
|
|
|
PLL_RATE(1440000000, 60, 1, 0),
|
|
|
|
PLL_RATE(1464000000, 61, 1, 0),
|
|
|
|
PLL_RATE(1488000000, 62, 1, 0),
|
|
|
|
{ /* sentinel */ },
|
|
|
|
};
|
|
|
|
|
2017-03-22 10:32:25 +00:00
|
|
|
static const struct pll_rate_table gxl_gp0_pll_rate_table[] = {
|
|
|
|
PLL_RATE(504000000, 42, 1, 1),
|
|
|
|
PLL_RATE(516000000, 43, 1, 1),
|
|
|
|
PLL_RATE(528000000, 44, 1, 1),
|
|
|
|
PLL_RATE(540000000, 45, 1, 1),
|
|
|
|
PLL_RATE(552000000, 46, 1, 1),
|
|
|
|
PLL_RATE(564000000, 47, 1, 1),
|
|
|
|
PLL_RATE(576000000, 48, 1, 1),
|
|
|
|
PLL_RATE(588000000, 49, 1, 1),
|
|
|
|
PLL_RATE(600000000, 50, 1, 1),
|
|
|
|
PLL_RATE(612000000, 51, 1, 1),
|
|
|
|
PLL_RATE(624000000, 52, 1, 1),
|
|
|
|
PLL_RATE(636000000, 53, 1, 1),
|
|
|
|
PLL_RATE(648000000, 54, 1, 1),
|
|
|
|
PLL_RATE(660000000, 55, 1, 1),
|
|
|
|
PLL_RATE(672000000, 56, 1, 1),
|
|
|
|
PLL_RATE(684000000, 57, 1, 1),
|
|
|
|
PLL_RATE(696000000, 58, 1, 1),
|
|
|
|
PLL_RATE(708000000, 59, 1, 1),
|
|
|
|
PLL_RATE(720000000, 60, 1, 1),
|
|
|
|
PLL_RATE(732000000, 61, 1, 1),
|
|
|
|
PLL_RATE(744000000, 62, 1, 1),
|
|
|
|
PLL_RATE(756000000, 63, 1, 1),
|
|
|
|
PLL_RATE(768000000, 64, 1, 1),
|
|
|
|
PLL_RATE(780000000, 65, 1, 1),
|
|
|
|
PLL_RATE(792000000, 66, 1, 1),
|
|
|
|
{ /* sentinel */ },
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:42 +00:00
|
|
|
static struct clk_regmap gxbb_fixed_pll = {
|
|
|
|
.data = &(struct meson_clk_pll_data){
|
|
|
|
.m = {
|
|
|
|
.reg_off = HHI_MPLL_CNTL,
|
|
|
|
.shift = 0,
|
|
|
|
.width = 9,
|
|
|
|
},
|
|
|
|
.n = {
|
|
|
|
.reg_off = HHI_MPLL_CNTL,
|
|
|
|
.shift = 9,
|
|
|
|
.width = 5,
|
|
|
|
},
|
|
|
|
.od = {
|
|
|
|
.reg_off = HHI_MPLL_CNTL,
|
|
|
|
.shift = 16,
|
|
|
|
.width = 2,
|
|
|
|
},
|
|
|
|
.frac = {
|
|
|
|
.reg_off = HHI_MPLL_CNTL2,
|
|
|
|
.shift = 0,
|
|
|
|
.width = 12,
|
|
|
|
},
|
|
|
|
.l = {
|
|
|
|
.reg_off = HHI_MPLL_CNTL,
|
|
|
|
.shift = 31,
|
|
|
|
.width = 1,
|
|
|
|
},
|
|
|
|
.rst = {
|
|
|
|
.reg_off = HHI_MPLL_CNTL,
|
|
|
|
.shift = 29,
|
|
|
|
.width = 1,
|
|
|
|
},
|
|
|
|
},
|
2016-05-23 22:44:26 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "fixed_pll",
|
|
|
|
.ops = &meson_clk_pll_ro_ops,
|
|
|
|
.parent_names = (const char *[]){ "xtal" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_GET_RATE_NOCACHE,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-01-19 15:55:27 +00:00
|
|
|
static struct clk_fixed_factor gxbb_hdmi_pll_pre_mult = {
|
|
|
|
.mult = 2,
|
|
|
|
.div = 1,
|
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "hdmi_pll_pre_mult",
|
|
|
|
.ops = &clk_fixed_factor_ops,
|
|
|
|
.parent_names = (const char *[]){ "xtal" },
|
|
|
|
.num_parents = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:42 +00:00
|
|
|
static struct clk_regmap gxbb_hdmi_pll = {
|
|
|
|
.data = &(struct meson_clk_pll_data){
|
|
|
|
.m = {
|
|
|
|
.reg_off = HHI_HDMI_PLL_CNTL,
|
|
|
|
.shift = 0,
|
|
|
|
.width = 9,
|
|
|
|
},
|
|
|
|
.n = {
|
|
|
|
.reg_off = HHI_HDMI_PLL_CNTL,
|
|
|
|
.shift = 9,
|
|
|
|
.width = 5,
|
|
|
|
},
|
|
|
|
.frac = {
|
|
|
|
.reg_off = HHI_HDMI_PLL_CNTL2,
|
|
|
|
.shift = 0,
|
|
|
|
.width = 12,
|
|
|
|
},
|
|
|
|
.od = {
|
|
|
|
.reg_off = HHI_HDMI_PLL_CNTL2,
|
|
|
|
.shift = 16,
|
|
|
|
.width = 2,
|
|
|
|
},
|
|
|
|
.od2 = {
|
|
|
|
.reg_off = HHI_HDMI_PLL_CNTL2,
|
|
|
|
.shift = 22,
|
|
|
|
.width = 2,
|
|
|
|
},
|
|
|
|
.od3 = {
|
|
|
|
.reg_off = HHI_HDMI_PLL_CNTL2,
|
|
|
|
.shift = 18,
|
|
|
|
.width = 2,
|
|
|
|
},
|
|
|
|
.l = {
|
|
|
|
.reg_off = HHI_HDMI_PLL_CNTL,
|
|
|
|
.shift = 31,
|
|
|
|
.width = 1,
|
|
|
|
},
|
|
|
|
.rst = {
|
|
|
|
.reg_off = HHI_HDMI_PLL_CNTL,
|
|
|
|
.shift = 28,
|
|
|
|
.width = 1,
|
|
|
|
},
|
2018-01-19 15:55:25 +00:00
|
|
|
},
|
2016-05-23 22:44:26 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "hdmi_pll",
|
|
|
|
.ops = &meson_clk_pll_ro_ops,
|
2018-01-19 15:55:27 +00:00
|
|
|
.parent_names = (const char *[]){ "hdmi_pll_pre_mult" },
|
2016-05-23 22:44:26 +00:00
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_GET_RATE_NOCACHE,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:42 +00:00
|
|
|
static struct clk_regmap gxl_hdmi_pll = {
|
|
|
|
.data = &(struct meson_clk_pll_data){
|
|
|
|
.m = {
|
|
|
|
.reg_off = HHI_HDMI_PLL_CNTL,
|
|
|
|
.shift = 0,
|
|
|
|
.width = 9,
|
|
|
|
},
|
|
|
|
.n = {
|
|
|
|
.reg_off = HHI_HDMI_PLL_CNTL,
|
|
|
|
.shift = 9,
|
|
|
|
.width = 5,
|
|
|
|
},
|
|
|
|
.frac = {
|
|
|
|
/*
|
|
|
|
* On gxl, there is a register shift due to
|
|
|
|
* HHI_HDMI_PLL_CNTL1 which does not exist on gxbb,
|
|
|
|
* so we compute the register offset based on the PLL
|
|
|
|
* base to get it right
|
|
|
|
*/
|
|
|
|
.reg_off = HHI_HDMI_PLL_CNTL + 4,
|
|
|
|
.shift = 0,
|
|
|
|
.width = 12,
|
|
|
|
},
|
|
|
|
.od = {
|
|
|
|
.reg_off = HHI_HDMI_PLL_CNTL + 8,
|
|
|
|
.shift = 21,
|
|
|
|
.width = 2,
|
|
|
|
},
|
|
|
|
.od2 = {
|
|
|
|
.reg_off = HHI_HDMI_PLL_CNTL + 8,
|
|
|
|
.shift = 23,
|
|
|
|
.width = 2,
|
|
|
|
},
|
|
|
|
.od3 = {
|
|
|
|
.reg_off = HHI_HDMI_PLL_CNTL + 8,
|
|
|
|
.shift = 19,
|
|
|
|
.width = 2,
|
|
|
|
},
|
|
|
|
.l = {
|
|
|
|
.reg_off = HHI_HDMI_PLL_CNTL,
|
|
|
|
.shift = 31,
|
|
|
|
.width = 1,
|
|
|
|
},
|
|
|
|
.rst = {
|
|
|
|
.reg_off = HHI_HDMI_PLL_CNTL,
|
|
|
|
.shift = 29,
|
|
|
|
.width = 1,
|
|
|
|
},
|
2018-01-19 15:55:26 +00:00
|
|
|
},
|
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "hdmi_pll",
|
|
|
|
.ops = &meson_clk_pll_ro_ops,
|
|
|
|
.parent_names = (const char *[]){ "xtal" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_GET_RATE_NOCACHE,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:42 +00:00
|
|
|
static struct clk_regmap gxbb_sys_pll = {
|
|
|
|
.data = &(struct meson_clk_pll_data){
|
|
|
|
.m = {
|
|
|
|
.reg_off = HHI_SYS_PLL_CNTL,
|
|
|
|
.shift = 0,
|
|
|
|
.width = 9,
|
|
|
|
},
|
|
|
|
.n = {
|
|
|
|
.reg_off = HHI_SYS_PLL_CNTL,
|
|
|
|
.shift = 9,
|
|
|
|
.width = 5,
|
|
|
|
},
|
|
|
|
.od = {
|
|
|
|
.reg_off = HHI_SYS_PLL_CNTL,
|
|
|
|
.shift = 10,
|
|
|
|
.width = 2,
|
|
|
|
},
|
|
|
|
.l = {
|
|
|
|
.reg_off = HHI_SYS_PLL_CNTL,
|
|
|
|
.shift = 31,
|
|
|
|
.width = 1,
|
|
|
|
},
|
|
|
|
.rst = {
|
|
|
|
.reg_off = HHI_SYS_PLL_CNTL,
|
|
|
|
.shift = 29,
|
|
|
|
.width = 1,
|
|
|
|
},
|
2016-05-23 22:44:26 +00:00
|
|
|
},
|
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "sys_pll",
|
|
|
|
.ops = &meson_clk_pll_ro_ops,
|
|
|
|
.parent_names = (const char *[]){ "xtal" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_GET_RATE_NOCACHE,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:42 +00:00
|
|
|
const struct reg_sequence gxbb_gp0_init_regs[] = {
|
|
|
|
{ .reg = HHI_GP0_PLL_CNTL2, .def = 0x69c80000 },
|
|
|
|
{ .reg = HHI_GP0_PLL_CNTL3, .def = 0x0a5590c4 },
|
|
|
|
{ .reg = HHI_GP0_PLL_CNTL4, .def = 0x0000500d },
|
2018-02-19 11:21:37 +00:00
|
|
|
{ .reg = HHI_GP0_PLL_CNTL, .def = 0x4a000228 },
|
2017-03-22 10:32:24 +00:00
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:42 +00:00
|
|
|
static struct clk_regmap gxbb_gp0_pll = {
|
|
|
|
.data = &(struct meson_clk_pll_data){
|
|
|
|
.m = {
|
|
|
|
.reg_off = HHI_GP0_PLL_CNTL,
|
|
|
|
.shift = 0,
|
|
|
|
.width = 9,
|
|
|
|
},
|
|
|
|
.n = {
|
|
|
|
.reg_off = HHI_GP0_PLL_CNTL,
|
|
|
|
.shift = 9,
|
|
|
|
.width = 5,
|
|
|
|
},
|
|
|
|
.od = {
|
|
|
|
.reg_off = HHI_GP0_PLL_CNTL,
|
|
|
|
.shift = 16,
|
|
|
|
.width = 2,
|
|
|
|
},
|
|
|
|
.l = {
|
|
|
|
.reg_off = HHI_GP0_PLL_CNTL,
|
|
|
|
.shift = 31,
|
|
|
|
.width = 1,
|
|
|
|
},
|
|
|
|
.rst = {
|
|
|
|
.reg_off = HHI_GP0_PLL_CNTL,
|
|
|
|
.shift = 29,
|
|
|
|
.width = 1,
|
|
|
|
},
|
|
|
|
.table = gxbb_gp0_pll_rate_table,
|
|
|
|
.init_regs = gxbb_gp0_init_regs,
|
|
|
|
.init_count = ARRAY_SIZE(gxbb_gp0_init_regs),
|
2017-03-22 10:32:24 +00:00
|
|
|
},
|
2017-03-22 10:32:25 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "gp0_pll",
|
|
|
|
.ops = &meson_clk_pll_ops,
|
|
|
|
.parent_names = (const char *[]){ "xtal" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_GET_RATE_NOCACHE,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:42 +00:00
|
|
|
const struct reg_sequence gxl_gp0_init_regs[] = {
|
2018-02-19 11:21:40 +00:00
|
|
|
{ .reg = HHI_GP0_PLL_CNTL1, .def = 0xc084b000 },
|
2018-02-12 14:58:42 +00:00
|
|
|
{ .reg = HHI_GP0_PLL_CNTL2, .def = 0xb75020be },
|
|
|
|
{ .reg = HHI_GP0_PLL_CNTL3, .def = 0x0a59a288 },
|
|
|
|
{ .reg = HHI_GP0_PLL_CNTL4, .def = 0xc000004d },
|
|
|
|
{ .reg = HHI_GP0_PLL_CNTL5, .def = 0x00078000 },
|
2018-02-19 11:21:37 +00:00
|
|
|
{ .reg = HHI_GP0_PLL_CNTL, .def = 0x40010250 },
|
2017-03-22 10:32:25 +00:00
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:42 +00:00
|
|
|
static struct clk_regmap gxl_gp0_pll = {
|
|
|
|
.data = &(struct meson_clk_pll_data){
|
|
|
|
.m = {
|
|
|
|
.reg_off = HHI_GP0_PLL_CNTL,
|
|
|
|
.shift = 0,
|
|
|
|
.width = 9,
|
|
|
|
},
|
|
|
|
.n = {
|
|
|
|
.reg_off = HHI_GP0_PLL_CNTL,
|
|
|
|
.shift = 9,
|
|
|
|
.width = 5,
|
|
|
|
},
|
|
|
|
.od = {
|
|
|
|
.reg_off = HHI_GP0_PLL_CNTL,
|
|
|
|
.shift = 16,
|
|
|
|
.width = 2,
|
|
|
|
},
|
2018-02-19 11:21:40 +00:00
|
|
|
.frac = {
|
|
|
|
.reg_off = HHI_GP0_PLL_CNTL1,
|
|
|
|
.shift = 0,
|
|
|
|
.width = 10,
|
|
|
|
},
|
2018-02-12 14:58:42 +00:00
|
|
|
.l = {
|
|
|
|
.reg_off = HHI_GP0_PLL_CNTL,
|
|
|
|
.shift = 31,
|
|
|
|
.width = 1,
|
|
|
|
},
|
|
|
|
.rst = {
|
|
|
|
.reg_off = HHI_GP0_PLL_CNTL,
|
|
|
|
.shift = 29,
|
|
|
|
.width = 1,
|
|
|
|
},
|
|
|
|
.table = gxl_gp0_pll_rate_table,
|
|
|
|
.init_regs = gxl_gp0_init_regs,
|
|
|
|
.init_count = ARRAY_SIZE(gxl_gp0_init_regs),
|
2017-03-22 10:32:25 +00:00
|
|
|
},
|
2016-05-23 22:44:26 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "gp0_pll",
|
|
|
|
.ops = &meson_clk_pll_ops,
|
|
|
|
.parent_names = (const char *[]){ "xtal" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_GET_RATE_NOCACHE,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-19 11:21:45 +00:00
|
|
|
static struct clk_fixed_factor gxbb_fclk_div2_div = {
|
2016-05-23 22:44:26 +00:00
|
|
|
.mult = 1,
|
|
|
|
.div = 2,
|
|
|
|
.hw.init = &(struct clk_init_data){
|
2018-02-19 11:21:45 +00:00
|
|
|
.name = "fclk_div2_div",
|
2016-05-23 22:44:26 +00:00
|
|
|
.ops = &clk_fixed_factor_ops,
|
|
|
|
.parent_names = (const char *[]){ "fixed_pll" },
|
|
|
|
.num_parents = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-19 11:21:45 +00:00
|
|
|
static struct clk_regmap gxbb_fclk_div2 = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = HHI_MPLL_CNTL6,
|
|
|
|
.bit_idx = 27,
|
|
|
|
},
|
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "fclk_div2",
|
|
|
|
.ops = &clk_regmap_gate_ops,
|
|
|
|
.parent_names = (const char *[]){ "fclk_div2_div" },
|
|
|
|
.num_parents = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct clk_fixed_factor gxbb_fclk_div3_div = {
|
2016-05-23 22:44:26 +00:00
|
|
|
.mult = 1,
|
|
|
|
.div = 3,
|
|
|
|
.hw.init = &(struct clk_init_data){
|
2018-02-19 11:21:45 +00:00
|
|
|
.name = "fclk_div3_div",
|
2016-05-23 22:44:26 +00:00
|
|
|
.ops = &clk_fixed_factor_ops,
|
|
|
|
.parent_names = (const char *[]){ "fixed_pll" },
|
|
|
|
.num_parents = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-19 11:21:45 +00:00
|
|
|
static struct clk_regmap gxbb_fclk_div3 = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = HHI_MPLL_CNTL6,
|
|
|
|
.bit_idx = 28,
|
|
|
|
},
|
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "fclk_div3",
|
|
|
|
.ops = &clk_regmap_gate_ops,
|
|
|
|
.parent_names = (const char *[]){ "fclk_div3_div" },
|
|
|
|
.num_parents = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct clk_fixed_factor gxbb_fclk_div4_div = {
|
2016-05-23 22:44:26 +00:00
|
|
|
.mult = 1,
|
|
|
|
.div = 4,
|
|
|
|
.hw.init = &(struct clk_init_data){
|
2018-02-19 11:21:45 +00:00
|
|
|
.name = "fclk_div4_div",
|
2016-05-23 22:44:26 +00:00
|
|
|
.ops = &clk_fixed_factor_ops,
|
|
|
|
.parent_names = (const char *[]){ "fixed_pll" },
|
|
|
|
.num_parents = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-19 11:21:45 +00:00
|
|
|
static struct clk_regmap gxbb_fclk_div4 = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = HHI_MPLL_CNTL6,
|
|
|
|
.bit_idx = 29,
|
|
|
|
},
|
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "fclk_div4",
|
|
|
|
.ops = &clk_regmap_gate_ops,
|
|
|
|
.parent_names = (const char *[]){ "fclk_div4_div" },
|
|
|
|
.num_parents = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct clk_fixed_factor gxbb_fclk_div5_div = {
|
2016-05-23 22:44:26 +00:00
|
|
|
.mult = 1,
|
|
|
|
.div = 5,
|
|
|
|
.hw.init = &(struct clk_init_data){
|
2018-02-19 11:21:45 +00:00
|
|
|
.name = "fclk_div5_div",
|
2016-05-23 22:44:26 +00:00
|
|
|
.ops = &clk_fixed_factor_ops,
|
|
|
|
.parent_names = (const char *[]){ "fixed_pll" },
|
|
|
|
.num_parents = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-19 11:21:45 +00:00
|
|
|
static struct clk_regmap gxbb_fclk_div5 = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = HHI_MPLL_CNTL6,
|
|
|
|
.bit_idx = 30,
|
|
|
|
},
|
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "fclk_div5",
|
|
|
|
.ops = &clk_regmap_gate_ops,
|
|
|
|
.parent_names = (const char *[]){ "fclk_div5_div" },
|
|
|
|
.num_parents = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct clk_fixed_factor gxbb_fclk_div7_div = {
|
2016-05-23 22:44:26 +00:00
|
|
|
.mult = 1,
|
|
|
|
.div = 7,
|
|
|
|
.hw.init = &(struct clk_init_data){
|
2018-02-19 11:21:45 +00:00
|
|
|
.name = "fclk_div7_div",
|
2016-05-23 22:44:26 +00:00
|
|
|
.ops = &clk_fixed_factor_ops,
|
|
|
|
.parent_names = (const char *[]){ "fixed_pll" },
|
|
|
|
.num_parents = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-19 11:21:45 +00:00
|
|
|
static struct clk_regmap gxbb_fclk_div7 = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = HHI_MPLL_CNTL6,
|
|
|
|
.bit_idx = 31,
|
|
|
|
},
|
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "fclk_div7",
|
|
|
|
.ops = &clk_regmap_gate_ops,
|
|
|
|
.parent_names = (const char *[]){ "fclk_div7_div" },
|
|
|
|
.num_parents = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-19 11:21:44 +00:00
|
|
|
static struct clk_regmap gxbb_mpll_prediv = {
|
|
|
|
.data = &(struct clk_regmap_div_data){
|
|
|
|
.offset = HHI_MPLL_CNTL5,
|
|
|
|
.shift = 12,
|
|
|
|
.width = 1,
|
|
|
|
},
|
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "mpll_prediv",
|
|
|
|
.ops = &clk_regmap_divider_ro_ops,
|
|
|
|
.parent_names = (const char *[]){ "fixed_pll" },
|
|
|
|
.num_parents = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:43 +00:00
|
|
|
static struct clk_regmap gxbb_mpll0_div = {
|
2018-02-12 14:58:40 +00:00
|
|
|
.data = &(struct meson_clk_mpll_data){
|
|
|
|
.sdm = {
|
|
|
|
.reg_off = HHI_MPLL_CNTL7,
|
|
|
|
.shift = 0,
|
|
|
|
.width = 14,
|
|
|
|
},
|
|
|
|
.sdm_en = {
|
|
|
|
.reg_off = HHI_MPLL_CNTL7,
|
|
|
|
.shift = 15,
|
|
|
|
.width = 1,
|
|
|
|
},
|
|
|
|
.n2 = {
|
|
|
|
.reg_off = HHI_MPLL_CNTL7,
|
|
|
|
.shift = 16,
|
|
|
|
.width = 9,
|
|
|
|
},
|
|
|
|
.ssen = {
|
|
|
|
.reg_off = HHI_MPLL_CNTL,
|
|
|
|
.shift = 25,
|
|
|
|
.width = 1,
|
|
|
|
},
|
|
|
|
.lock = &meson_clk_lock,
|
2017-07-28 16:32:28 +00:00
|
|
|
},
|
2016-05-23 22:44:26 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
2018-02-12 14:58:43 +00:00
|
|
|
.name = "mpll0_div",
|
2017-03-09 10:41:51 +00:00
|
|
|
.ops = &meson_clk_mpll_ops,
|
2018-02-19 11:21:44 +00:00
|
|
|
.parent_names = (const char *[]){ "mpll_prediv" },
|
2016-05-23 22:44:26 +00:00
|
|
|
.num_parents = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:43 +00:00
|
|
|
static struct clk_regmap gxbb_mpll0 = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = HHI_MPLL_CNTL7,
|
|
|
|
.bit_idx = 14,
|
|
|
|
},
|
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "mpll0",
|
|
|
|
.ops = &clk_regmap_gate_ops,
|
|
|
|
.parent_names = (const char *[]){ "mpll0_div" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct clk_regmap gxbb_mpll1_div = {
|
2018-02-12 14:58:40 +00:00
|
|
|
.data = &(struct meson_clk_mpll_data){
|
|
|
|
.sdm = {
|
|
|
|
.reg_off = HHI_MPLL_CNTL8,
|
|
|
|
.shift = 0,
|
|
|
|
.width = 14,
|
|
|
|
},
|
|
|
|
.sdm_en = {
|
|
|
|
.reg_off = HHI_MPLL_CNTL8,
|
|
|
|
.shift = 15,
|
|
|
|
.width = 1,
|
|
|
|
},
|
|
|
|
.n2 = {
|
|
|
|
.reg_off = HHI_MPLL_CNTL8,
|
|
|
|
.shift = 16,
|
|
|
|
.width = 9,
|
|
|
|
},
|
|
|
|
.lock = &meson_clk_lock,
|
2017-03-09 10:41:50 +00:00
|
|
|
},
|
2016-05-23 22:44:26 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
2018-02-12 14:58:43 +00:00
|
|
|
.name = "mpll1_div",
|
2017-03-09 10:41:51 +00:00
|
|
|
.ops = &meson_clk_mpll_ops,
|
2018-02-19 11:21:44 +00:00
|
|
|
.parent_names = (const char *[]){ "mpll_prediv" },
|
2016-05-23 22:44:26 +00:00
|
|
|
.num_parents = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:43 +00:00
|
|
|
static struct clk_regmap gxbb_mpll1 = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = HHI_MPLL_CNTL8,
|
|
|
|
.bit_idx = 14,
|
|
|
|
},
|
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "mpll1",
|
|
|
|
.ops = &clk_regmap_gate_ops,
|
|
|
|
.parent_names = (const char *[]){ "mpll1_div" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct clk_regmap gxbb_mpll2_div = {
|
2018-02-12 14:58:40 +00:00
|
|
|
.data = &(struct meson_clk_mpll_data){
|
|
|
|
.sdm = {
|
|
|
|
.reg_off = HHI_MPLL_CNTL9,
|
|
|
|
.shift = 0,
|
|
|
|
.width = 14,
|
|
|
|
},
|
|
|
|
.sdm_en = {
|
|
|
|
.reg_off = HHI_MPLL_CNTL9,
|
|
|
|
.shift = 15,
|
|
|
|
.width = 1,
|
|
|
|
},
|
|
|
|
.n2 = {
|
|
|
|
.reg_off = HHI_MPLL_CNTL9,
|
|
|
|
.shift = 16,
|
|
|
|
.width = 9,
|
|
|
|
},
|
|
|
|
.lock = &meson_clk_lock,
|
2017-03-09 10:41:50 +00:00
|
|
|
},
|
2016-05-23 22:44:26 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
2018-02-12 14:58:43 +00:00
|
|
|
.name = "mpll2_div",
|
2017-03-09 10:41:51 +00:00
|
|
|
.ops = &meson_clk_mpll_ops,
|
2018-02-19 11:21:44 +00:00
|
|
|
.parent_names = (const char *[]){ "mpll_prediv" },
|
2016-05-23 22:44:26 +00:00
|
|
|
.num_parents = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:43 +00:00
|
|
|
static struct clk_regmap gxbb_mpll2 = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = HHI_MPLL_CNTL9,
|
|
|
|
.bit_idx = 14,
|
|
|
|
},
|
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "mpll2",
|
|
|
|
.ops = &clk_regmap_gate_ops,
|
|
|
|
.parent_names = (const char *[]){ "mpll2_div" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2017-06-08 13:55:45 +00:00
|
|
|
static u32 mux_table_clk81[] = { 0, 2, 3, 4, 5, 6, 7 };
|
|
|
|
static const char * const clk81_parent_names[] = {
|
|
|
|
"xtal", "fclk_div7", "mpll1", "mpll2", "fclk_div4",
|
|
|
|
"fclk_div3", "fclk_div5"
|
|
|
|
};
|
2016-05-23 22:44:26 +00:00
|
|
|
|
2018-02-12 14:58:38 +00:00
|
|
|
static struct clk_regmap gxbb_mpeg_clk_sel = {
|
|
|
|
.data = &(struct clk_regmap_mux_data){
|
|
|
|
.offset = HHI_MPEG_CLK_CNTL,
|
|
|
|
.mask = 0x7,
|
|
|
|
.shift = 12,
|
|
|
|
.table = mux_table_clk81,
|
|
|
|
},
|
2016-05-23 22:44:26 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "mpeg_clk_sel",
|
2018-02-12 14:58:38 +00:00
|
|
|
.ops = &clk_regmap_mux_ro_ops,
|
2016-05-23 22:44:26 +00:00
|
|
|
/*
|
2017-06-08 13:55:45 +00:00
|
|
|
* bits 14:12 selects from 8 possible parents:
|
2016-05-23 22:44:26 +00:00
|
|
|
* xtal, 1'b0 (wtf), fclk_div7, mpll_clkout1, mpll_clkout2,
|
|
|
|
* fclk_div4, fclk_div3, fclk_div5
|
|
|
|
*/
|
2017-06-08 13:55:45 +00:00
|
|
|
.parent_names = clk81_parent_names,
|
|
|
|
.num_parents = ARRAY_SIZE(clk81_parent_names),
|
2016-05-23 22:44:26 +00:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:37 +00:00
|
|
|
static struct clk_regmap gxbb_mpeg_clk_div = {
|
|
|
|
.data = &(struct clk_regmap_div_data){
|
|
|
|
.offset = HHI_MPEG_CLK_CNTL,
|
|
|
|
.shift = 0,
|
|
|
|
.width = 7,
|
|
|
|
},
|
2016-05-23 22:44:26 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "mpeg_clk_div",
|
2018-02-19 11:21:46 +00:00
|
|
|
.ops = &clk_regmap_divider_ro_ops,
|
2016-05-23 22:44:26 +00:00
|
|
|
.parent_names = (const char *[]){ "mpeg_clk_sel" },
|
|
|
|
.num_parents = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:36 +00:00
|
|
|
/* the mother of dragons gates */
|
|
|
|
static struct clk_regmap gxbb_clk81 = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = HHI_MPEG_CLK_CNTL,
|
|
|
|
.bit_idx = 7,
|
|
|
|
},
|
2016-05-23 22:44:26 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "clk81",
|
2018-02-12 14:58:36 +00:00
|
|
|
.ops = &clk_regmap_gate_ops,
|
2016-05-23 22:44:26 +00:00
|
|
|
.parent_names = (const char *[]){ "mpeg_clk_div" },
|
|
|
|
.num_parents = 1,
|
2018-02-19 11:21:46 +00:00
|
|
|
.flags = CLK_IS_CRITICAL,
|
2016-05-23 22:44:26 +00:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:38 +00:00
|
|
|
static struct clk_regmap gxbb_sar_adc_clk_sel = {
|
|
|
|
.data = &(struct clk_regmap_mux_data){
|
|
|
|
.offset = HHI_SAR_CLK_CNTL,
|
|
|
|
.mask = 0x3,
|
|
|
|
.shift = 9,
|
|
|
|
},
|
2017-01-19 14:58:20 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "sar_adc_clk_sel",
|
2018-02-12 14:58:38 +00:00
|
|
|
.ops = &clk_regmap_mux_ops,
|
2017-01-19 14:58:20 +00:00
|
|
|
/* NOTE: The datasheet doesn't list the parents for bit 10 */
|
|
|
|
.parent_names = (const char *[]){ "xtal", "clk81", },
|
|
|
|
.num_parents = 2,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:37 +00:00
|
|
|
static struct clk_regmap gxbb_sar_adc_clk_div = {
|
|
|
|
.data = &(struct clk_regmap_div_data){
|
|
|
|
.offset = HHI_SAR_CLK_CNTL,
|
|
|
|
.shift = 0,
|
|
|
|
.width = 8,
|
|
|
|
},
|
2017-01-19 14:58:20 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "sar_adc_clk_div",
|
2018-02-12 14:58:37 +00:00
|
|
|
.ops = &clk_regmap_divider_ops,
|
2017-01-19 14:58:20 +00:00
|
|
|
.parent_names = (const char *[]){ "sar_adc_clk_sel" },
|
|
|
|
.num_parents = 1,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:36 +00:00
|
|
|
static struct clk_regmap gxbb_sar_adc_clk = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = HHI_SAR_CLK_CNTL,
|
|
|
|
.bit_idx = 8,
|
|
|
|
},
|
2017-01-19 14:58:20 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "sar_adc_clk",
|
2018-02-12 14:58:36 +00:00
|
|
|
.ops = &clk_regmap_gate_ops,
|
2017-01-19 14:58:20 +00:00
|
|
|
.parent_names = (const char *[]){ "sar_adc_clk_div" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2017-03-22 10:18:54 +00:00
|
|
|
/*
|
|
|
|
* The MALI IP is clocked by two identical clocks (mali_0 and mali_1)
|
|
|
|
* muxed by a glitch-free switch.
|
|
|
|
*/
|
|
|
|
|
2017-06-02 17:57:05 +00:00
|
|
|
static const char * const gxbb_mali_0_1_parent_names[] = {
|
2017-03-22 10:18:54 +00:00
|
|
|
"xtal", "gp0_pll", "mpll2", "mpll1", "fclk_div7",
|
|
|
|
"fclk_div4", "fclk_div3", "fclk_div5"
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:38 +00:00
|
|
|
static struct clk_regmap gxbb_mali_0_sel = {
|
|
|
|
.data = &(struct clk_regmap_mux_data){
|
|
|
|
.offset = HHI_MALI_CLK_CNTL,
|
|
|
|
.mask = 0x7,
|
|
|
|
.shift = 9,
|
|
|
|
},
|
2017-03-22 10:18:54 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "mali_0_sel",
|
2018-02-12 14:58:38 +00:00
|
|
|
.ops = &clk_regmap_mux_ops,
|
2017-03-22 10:18:54 +00:00
|
|
|
/*
|
|
|
|
* bits 10:9 selects from 8 possible parents:
|
|
|
|
* xtal, gp0_pll, mpll2, mpll1, fclk_div7,
|
|
|
|
* fclk_div4, fclk_div3, fclk_div5
|
|
|
|
*/
|
|
|
|
.parent_names = gxbb_mali_0_1_parent_names,
|
|
|
|
.num_parents = 8,
|
|
|
|
.flags = CLK_SET_RATE_NO_REPARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:37 +00:00
|
|
|
static struct clk_regmap gxbb_mali_0_div = {
|
|
|
|
.data = &(struct clk_regmap_div_data){
|
|
|
|
.offset = HHI_MALI_CLK_CNTL,
|
|
|
|
.shift = 0,
|
|
|
|
.width = 7,
|
|
|
|
},
|
2017-03-22 10:18:54 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "mali_0_div",
|
2018-02-12 14:58:37 +00:00
|
|
|
.ops = &clk_regmap_divider_ops,
|
2017-03-22 10:18:54 +00:00
|
|
|
.parent_names = (const char *[]){ "mali_0_sel" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_NO_REPARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:36 +00:00
|
|
|
static struct clk_regmap gxbb_mali_0 = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = HHI_MALI_CLK_CNTL,
|
|
|
|
.bit_idx = 8,
|
|
|
|
},
|
2017-03-22 10:18:54 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "mali_0",
|
2018-02-12 14:58:36 +00:00
|
|
|
.ops = &clk_regmap_gate_ops,
|
2017-03-22 10:18:54 +00:00
|
|
|
.parent_names = (const char *[]){ "mali_0_div" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:38 +00:00
|
|
|
static struct clk_regmap gxbb_mali_1_sel = {
|
|
|
|
.data = &(struct clk_regmap_mux_data){
|
|
|
|
.offset = HHI_MALI_CLK_CNTL,
|
|
|
|
.mask = 0x7,
|
|
|
|
.shift = 25,
|
|
|
|
},
|
2017-03-22 10:18:54 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "mali_1_sel",
|
2018-02-12 14:58:38 +00:00
|
|
|
.ops = &clk_regmap_mux_ops,
|
2017-03-22 10:18:54 +00:00
|
|
|
/*
|
|
|
|
* bits 10:9 selects from 8 possible parents:
|
|
|
|
* xtal, gp0_pll, mpll2, mpll1, fclk_div7,
|
|
|
|
* fclk_div4, fclk_div3, fclk_div5
|
|
|
|
*/
|
|
|
|
.parent_names = gxbb_mali_0_1_parent_names,
|
|
|
|
.num_parents = 8,
|
|
|
|
.flags = CLK_SET_RATE_NO_REPARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:37 +00:00
|
|
|
static struct clk_regmap gxbb_mali_1_div = {
|
|
|
|
.data = &(struct clk_regmap_div_data){
|
|
|
|
.offset = HHI_MALI_CLK_CNTL,
|
|
|
|
.shift = 16,
|
|
|
|
.width = 7,
|
|
|
|
},
|
2017-03-22 10:18:54 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "mali_1_div",
|
2018-02-12 14:58:37 +00:00
|
|
|
.ops = &clk_regmap_divider_ops,
|
2017-03-22 10:18:54 +00:00
|
|
|
.parent_names = (const char *[]){ "mali_1_sel" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_NO_REPARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:36 +00:00
|
|
|
static struct clk_regmap gxbb_mali_1 = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = HHI_MALI_CLK_CNTL,
|
|
|
|
.bit_idx = 24,
|
|
|
|
},
|
2017-03-22 10:18:54 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "mali_1",
|
2018-02-12 14:58:36 +00:00
|
|
|
.ops = &clk_regmap_gate_ops,
|
2017-03-22 10:18:54 +00:00
|
|
|
.parent_names = (const char *[]){ "mali_1_div" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2017-06-02 17:57:05 +00:00
|
|
|
static const char * const gxbb_mali_parent_names[] = {
|
2017-03-22 10:18:54 +00:00
|
|
|
"mali_0", "mali_1"
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:38 +00:00
|
|
|
static struct clk_regmap gxbb_mali = {
|
|
|
|
.data = &(struct clk_regmap_mux_data){
|
|
|
|
.offset = HHI_MALI_CLK_CNTL,
|
|
|
|
.mask = 1,
|
|
|
|
.shift = 31,
|
|
|
|
},
|
2017-03-22 10:18:54 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "mali",
|
2018-02-12 14:58:38 +00:00
|
|
|
.ops = &clk_regmap_mux_ops,
|
2017-03-22 10:18:54 +00:00
|
|
|
.parent_names = gxbb_mali_parent_names,
|
|
|
|
.num_parents = 2,
|
|
|
|
.flags = CLK_SET_RATE_NO_REPARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:38 +00:00
|
|
|
static struct clk_regmap gxbb_cts_amclk_sel = {
|
|
|
|
.data = &(struct clk_regmap_mux_data){
|
|
|
|
.offset = HHI_AUD_CLK_CNTL,
|
|
|
|
.mask = 0x3,
|
|
|
|
.shift = 9,
|
|
|
|
.table = (u32[]){ 1, 2, 3 },
|
|
|
|
},
|
|
|
|
.hw.init = &(struct clk_init_data){
|
2017-01-24 17:35:23 +00:00
|
|
|
.name = "cts_amclk_sel",
|
2018-02-12 14:58:38 +00:00
|
|
|
.ops = &clk_regmap_mux_ops,
|
2017-01-24 17:35:23 +00:00
|
|
|
.parent_names = (const char *[]){ "mpll0", "mpll1", "mpll2" },
|
|
|
|
.num_parents = 3,
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:41 +00:00
|
|
|
static struct clk_regmap gxbb_cts_amclk_div = {
|
|
|
|
.data = &(struct meson_clk_audio_div_data){
|
|
|
|
.div = {
|
|
|
|
.reg_off = HHI_AUD_CLK_CNTL,
|
|
|
|
.shift = 0,
|
|
|
|
.width = 8,
|
|
|
|
},
|
|
|
|
.flags = CLK_DIVIDER_ROUND_CLOSEST,
|
2017-01-24 17:35:23 +00:00
|
|
|
},
|
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "cts_amclk_div",
|
|
|
|
.ops = &meson_clk_audio_divider_ops,
|
|
|
|
.parent_names = (const char *[]){ "cts_amclk_sel" },
|
|
|
|
.num_parents = 1,
|
2017-07-27 13:09:39 +00:00
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
2017-01-24 17:35:23 +00:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:36 +00:00
|
|
|
static struct clk_regmap gxbb_cts_amclk = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = HHI_AUD_CLK_CNTL,
|
|
|
|
.bit_idx = 8,
|
|
|
|
},
|
2017-01-24 17:35:23 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "cts_amclk",
|
2018-02-12 14:58:36 +00:00
|
|
|
.ops = &clk_regmap_gate_ops,
|
2017-01-24 17:35:23 +00:00
|
|
|
.parent_names = (const char *[]){ "cts_amclk_div" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:38 +00:00
|
|
|
static struct clk_regmap gxbb_cts_mclk_i958_sel = {
|
|
|
|
.data = &(struct clk_regmap_mux_data){
|
|
|
|
.offset = HHI_AUD_CLK_CNTL2,
|
|
|
|
.mask = 0x3,
|
|
|
|
.shift = 25,
|
|
|
|
.table = (u32[]){ 1, 2, 3 },
|
|
|
|
},
|
2017-07-27 13:09:40 +00:00
|
|
|
.hw.init = &(struct clk_init_data) {
|
2017-02-20 17:02:34 +00:00
|
|
|
.name = "cts_mclk_i958_sel",
|
2018-02-12 14:58:38 +00:00
|
|
|
.ops = &clk_regmap_mux_ops,
|
2017-02-20 17:02:34 +00:00
|
|
|
.parent_names = (const char *[]){ "mpll0", "mpll1", "mpll2" },
|
|
|
|
.num_parents = 3,
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:37 +00:00
|
|
|
static struct clk_regmap gxbb_cts_mclk_i958_div = {
|
|
|
|
.data = &(struct clk_regmap_div_data){
|
|
|
|
.offset = HHI_AUD_CLK_CNTL2,
|
|
|
|
.shift = 16,
|
|
|
|
.width = 8,
|
|
|
|
.flags = CLK_DIVIDER_ROUND_CLOSEST,
|
|
|
|
},
|
2017-07-27 13:09:40 +00:00
|
|
|
.hw.init = &(struct clk_init_data) {
|
2017-02-20 17:02:34 +00:00
|
|
|
.name = "cts_mclk_i958_div",
|
2018-02-12 14:58:37 +00:00
|
|
|
.ops = &clk_regmap_divider_ops,
|
2017-02-20 17:02:34 +00:00
|
|
|
.parent_names = (const char *[]){ "cts_mclk_i958_sel" },
|
|
|
|
.num_parents = 1,
|
2017-07-27 13:09:40 +00:00
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
2017-02-20 17:02:34 +00:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:36 +00:00
|
|
|
static struct clk_regmap gxbb_cts_mclk_i958 = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = HHI_AUD_CLK_CNTL2,
|
|
|
|
.bit_idx = 24,
|
|
|
|
},
|
2017-02-20 17:02:34 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "cts_mclk_i958",
|
2018-02-12 14:58:36 +00:00
|
|
|
.ops = &clk_regmap_gate_ops,
|
2017-02-20 17:02:34 +00:00
|
|
|
.parent_names = (const char *[]){ "cts_mclk_i958_div" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:38 +00:00
|
|
|
static struct clk_regmap gxbb_cts_i958 = {
|
|
|
|
.data = &(struct clk_regmap_mux_data){
|
|
|
|
.offset = HHI_AUD_CLK_CNTL2,
|
|
|
|
.mask = 0x1,
|
|
|
|
.shift = 27,
|
|
|
|
},
|
|
|
|
.hw.init = &(struct clk_init_data){
|
2017-03-03 11:40:15 +00:00
|
|
|
.name = "cts_i958",
|
2018-02-12 14:58:38 +00:00
|
|
|
.ops = &clk_regmap_mux_ops,
|
2017-03-03 11:40:15 +00:00
|
|
|
.parent_names = (const char *[]){ "cts_amclk", "cts_mclk_i958" },
|
|
|
|
.num_parents = 2,
|
|
|
|
/*
|
|
|
|
*The parent is specific to origin of the audio data. Let the
|
|
|
|
* consumer choose the appropriate parent
|
|
|
|
*/
|
|
|
|
.flags = CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:37 +00:00
|
|
|
static struct clk_regmap gxbb_32k_clk_div = {
|
|
|
|
.data = &(struct clk_regmap_div_data){
|
|
|
|
.offset = HHI_32K_CLK_CNTL,
|
|
|
|
.shift = 0,
|
|
|
|
.width = 14,
|
|
|
|
},
|
2017-05-24 09:43:45 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "32k_clk_div",
|
2018-02-12 14:58:37 +00:00
|
|
|
.ops = &clk_regmap_divider_ops,
|
2017-05-24 09:43:45 +00:00
|
|
|
.parent_names = (const char *[]){ "32k_clk_sel" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_PARENT | CLK_DIVIDER_ROUND_CLOSEST,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:36 +00:00
|
|
|
static struct clk_regmap gxbb_32k_clk = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = HHI_32K_CLK_CNTL,
|
|
|
|
.bit_idx = 15,
|
|
|
|
},
|
2017-05-24 09:43:45 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "32k_clk",
|
2018-02-12 14:58:36 +00:00
|
|
|
.ops = &clk_regmap_gate_ops,
|
2017-05-24 09:43:45 +00:00
|
|
|
.parent_names = (const char *[]){ "32k_clk_div" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2017-06-02 17:57:05 +00:00
|
|
|
static const char * const gxbb_32k_clk_parent_names[] = {
|
2017-05-24 09:43:45 +00:00
|
|
|
"xtal", "cts_slow_oscin", "fclk_div3", "fclk_div5"
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:38 +00:00
|
|
|
static struct clk_regmap gxbb_32k_clk_sel = {
|
|
|
|
.data = &(struct clk_regmap_mux_data){
|
|
|
|
.offset = HHI_32K_CLK_CNTL,
|
|
|
|
.mask = 0x3,
|
|
|
|
.shift = 16,
|
|
|
|
},
|
|
|
|
.hw.init = &(struct clk_init_data){
|
2017-05-24 09:43:45 +00:00
|
|
|
.name = "32k_clk_sel",
|
2018-02-12 14:58:38 +00:00
|
|
|
.ops = &clk_regmap_mux_ops,
|
2017-05-24 09:43:45 +00:00
|
|
|
.parent_names = gxbb_32k_clk_parent_names,
|
|
|
|
.num_parents = 4,
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2017-07-31 11:56:03 +00:00
|
|
|
static const char * const gxbb_sd_emmc_clk0_parent_names[] = {
|
|
|
|
"xtal", "fclk_div2", "fclk_div3", "fclk_div5", "fclk_div7",
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Following these parent clocks, we should also have had mpll2, mpll3
|
|
|
|
* and gp0_pll but these clocks are too precious to be used here. All
|
|
|
|
* the necessary rates for MMC and NAND operation can be acheived using
|
|
|
|
* xtal or fclk_div clocks
|
|
|
|
*/
|
|
|
|
};
|
|
|
|
|
|
|
|
/* SDIO clock */
|
2018-02-12 14:58:38 +00:00
|
|
|
static struct clk_regmap gxbb_sd_emmc_a_clk0_sel = {
|
|
|
|
.data = &(struct clk_regmap_mux_data){
|
|
|
|
.offset = HHI_SD_EMMC_CLK_CNTL,
|
|
|
|
.mask = 0x7,
|
|
|
|
.shift = 9,
|
|
|
|
},
|
2017-07-31 11:56:03 +00:00
|
|
|
.hw.init = &(struct clk_init_data) {
|
|
|
|
.name = "sd_emmc_a_clk0_sel",
|
2018-02-12 14:58:38 +00:00
|
|
|
.ops = &clk_regmap_mux_ops,
|
2017-07-31 11:56:03 +00:00
|
|
|
.parent_names = gxbb_sd_emmc_clk0_parent_names,
|
|
|
|
.num_parents = ARRAY_SIZE(gxbb_sd_emmc_clk0_parent_names),
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:37 +00:00
|
|
|
static struct clk_regmap gxbb_sd_emmc_a_clk0_div = {
|
|
|
|
.data = &(struct clk_regmap_div_data){
|
|
|
|
.offset = HHI_SD_EMMC_CLK_CNTL,
|
|
|
|
.shift = 0,
|
|
|
|
.width = 7,
|
|
|
|
.flags = CLK_DIVIDER_ROUND_CLOSEST,
|
|
|
|
},
|
2017-07-31 11:56:03 +00:00
|
|
|
.hw.init = &(struct clk_init_data) {
|
|
|
|
.name = "sd_emmc_a_clk0_div",
|
2018-02-12 14:58:37 +00:00
|
|
|
.ops = &clk_regmap_divider_ops,
|
2017-07-31 11:56:03 +00:00
|
|
|
.parent_names = (const char *[]){ "sd_emmc_a_clk0_sel" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:36 +00:00
|
|
|
static struct clk_regmap gxbb_sd_emmc_a_clk0 = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = HHI_SD_EMMC_CLK_CNTL,
|
|
|
|
.bit_idx = 7,
|
|
|
|
},
|
2017-07-31 11:56:03 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "sd_emmc_a_clk0",
|
2018-02-12 14:58:36 +00:00
|
|
|
.ops = &clk_regmap_gate_ops,
|
2017-07-31 11:56:03 +00:00
|
|
|
.parent_names = (const char *[]){ "sd_emmc_a_clk0_div" },
|
|
|
|
.num_parents = 1,
|
2017-12-04 13:34:28 +00:00
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
2017-07-31 11:56:03 +00:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* SDcard clock */
|
2018-02-12 14:58:38 +00:00
|
|
|
static struct clk_regmap gxbb_sd_emmc_b_clk0_sel = {
|
|
|
|
.data = &(struct clk_regmap_mux_data){
|
|
|
|
.offset = HHI_SD_EMMC_CLK_CNTL,
|
|
|
|
.mask = 0x7,
|
|
|
|
.shift = 25,
|
|
|
|
},
|
2017-07-31 11:56:03 +00:00
|
|
|
.hw.init = &(struct clk_init_data) {
|
|
|
|
.name = "sd_emmc_b_clk0_sel",
|
2018-02-12 14:58:38 +00:00
|
|
|
.ops = &clk_regmap_mux_ops,
|
2017-07-31 11:56:03 +00:00
|
|
|
.parent_names = gxbb_sd_emmc_clk0_parent_names,
|
|
|
|
.num_parents = ARRAY_SIZE(gxbb_sd_emmc_clk0_parent_names),
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:37 +00:00
|
|
|
static struct clk_regmap gxbb_sd_emmc_b_clk0_div = {
|
|
|
|
.data = &(struct clk_regmap_div_data){
|
|
|
|
.offset = HHI_SD_EMMC_CLK_CNTL,
|
|
|
|
.shift = 16,
|
|
|
|
.width = 7,
|
|
|
|
.flags = CLK_DIVIDER_ROUND_CLOSEST,
|
|
|
|
},
|
2017-07-31 11:56:03 +00:00
|
|
|
.hw.init = &(struct clk_init_data) {
|
|
|
|
.name = "sd_emmc_b_clk0_div",
|
2018-02-12 14:58:37 +00:00
|
|
|
.ops = &clk_regmap_divider_ops,
|
2017-07-31 11:56:03 +00:00
|
|
|
.parent_names = (const char *[]){ "sd_emmc_b_clk0_sel" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:36 +00:00
|
|
|
static struct clk_regmap gxbb_sd_emmc_b_clk0 = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = HHI_SD_EMMC_CLK_CNTL,
|
|
|
|
.bit_idx = 23,
|
|
|
|
},
|
2017-07-31 11:56:03 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "sd_emmc_b_clk0",
|
2018-02-12 14:58:36 +00:00
|
|
|
.ops = &clk_regmap_gate_ops,
|
2017-07-31 11:56:03 +00:00
|
|
|
.parent_names = (const char *[]){ "sd_emmc_b_clk0_div" },
|
|
|
|
.num_parents = 1,
|
2017-12-04 13:34:28 +00:00
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
2017-07-31 11:56:03 +00:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* EMMC/NAND clock */
|
2018-02-12 14:58:38 +00:00
|
|
|
static struct clk_regmap gxbb_sd_emmc_c_clk0_sel = {
|
|
|
|
.data = &(struct clk_regmap_mux_data){
|
|
|
|
.offset = HHI_NAND_CLK_CNTL,
|
|
|
|
.mask = 0x7,
|
|
|
|
.shift = 9,
|
|
|
|
},
|
2017-07-31 11:56:03 +00:00
|
|
|
.hw.init = &(struct clk_init_data) {
|
|
|
|
.name = "sd_emmc_c_clk0_sel",
|
2018-02-12 14:58:38 +00:00
|
|
|
.ops = &clk_regmap_mux_ops,
|
2017-07-31 11:56:03 +00:00
|
|
|
.parent_names = gxbb_sd_emmc_clk0_parent_names,
|
|
|
|
.num_parents = ARRAY_SIZE(gxbb_sd_emmc_clk0_parent_names),
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:37 +00:00
|
|
|
static struct clk_regmap gxbb_sd_emmc_c_clk0_div = {
|
|
|
|
.data = &(struct clk_regmap_div_data){
|
|
|
|
.offset = HHI_NAND_CLK_CNTL,
|
|
|
|
.shift = 0,
|
|
|
|
.width = 7,
|
|
|
|
.flags = CLK_DIVIDER_ROUND_CLOSEST,
|
|
|
|
},
|
2017-07-31 11:56:03 +00:00
|
|
|
.hw.init = &(struct clk_init_data) {
|
|
|
|
.name = "sd_emmc_c_clk0_div",
|
2018-02-12 14:58:37 +00:00
|
|
|
.ops = &clk_regmap_divider_ops,
|
2017-07-31 11:56:03 +00:00
|
|
|
.parent_names = (const char *[]){ "sd_emmc_c_clk0_sel" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:36 +00:00
|
|
|
static struct clk_regmap gxbb_sd_emmc_c_clk0 = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = HHI_NAND_CLK_CNTL,
|
|
|
|
.bit_idx = 7,
|
|
|
|
},
|
2017-07-31 11:56:03 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "sd_emmc_c_clk0",
|
2018-02-12 14:58:36 +00:00
|
|
|
.ops = &clk_regmap_gate_ops,
|
2017-07-31 11:56:03 +00:00
|
|
|
.parent_names = (const char *[]){ "sd_emmc_c_clk0_div" },
|
|
|
|
.num_parents = 1,
|
2017-12-04 13:34:28 +00:00
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
2017-07-31 11:56:03 +00:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2017-10-16 15:34:45 +00:00
|
|
|
/* VPU Clock */
|
|
|
|
|
|
|
|
static const char * const gxbb_vpu_parent_names[] = {
|
|
|
|
"fclk_div4", "fclk_div3", "fclk_div5", "fclk_div7"
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:38 +00:00
|
|
|
static struct clk_regmap gxbb_vpu_0_sel = {
|
|
|
|
.data = &(struct clk_regmap_mux_data){
|
|
|
|
.offset = HHI_VPU_CLK_CNTL,
|
|
|
|
.mask = 0x3,
|
|
|
|
.shift = 9,
|
|
|
|
},
|
2017-10-16 15:34:45 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "vpu_0_sel",
|
2018-02-12 14:58:38 +00:00
|
|
|
.ops = &clk_regmap_mux_ops,
|
2017-10-16 15:34:45 +00:00
|
|
|
/*
|
|
|
|
* bits 9:10 selects from 4 possible parents:
|
|
|
|
* fclk_div4, fclk_div3, fclk_div5, fclk_div7,
|
|
|
|
*/
|
|
|
|
.parent_names = gxbb_vpu_parent_names,
|
|
|
|
.num_parents = ARRAY_SIZE(gxbb_vpu_parent_names),
|
|
|
|
.flags = CLK_SET_RATE_NO_REPARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:37 +00:00
|
|
|
static struct clk_regmap gxbb_vpu_0_div = {
|
|
|
|
.data = &(struct clk_regmap_div_data){
|
|
|
|
.offset = HHI_VPU_CLK_CNTL,
|
|
|
|
.shift = 0,
|
|
|
|
.width = 7,
|
|
|
|
},
|
2017-10-16 15:34:45 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "vpu_0_div",
|
2018-02-12 14:58:37 +00:00
|
|
|
.ops = &clk_regmap_divider_ops,
|
2017-10-16 15:34:45 +00:00
|
|
|
.parent_names = (const char *[]){ "vpu_0_sel" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:36 +00:00
|
|
|
static struct clk_regmap gxbb_vpu_0 = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = HHI_VPU_CLK_CNTL,
|
|
|
|
.bit_idx = 8,
|
|
|
|
},
|
2017-10-16 15:34:45 +00:00
|
|
|
.hw.init = &(struct clk_init_data) {
|
|
|
|
.name = "vpu_0",
|
2018-02-12 14:58:36 +00:00
|
|
|
.ops = &clk_regmap_gate_ops,
|
2017-10-16 15:34:45 +00:00
|
|
|
.parent_names = (const char *[]){ "vpu_0_div" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:38 +00:00
|
|
|
static struct clk_regmap gxbb_vpu_1_sel = {
|
|
|
|
.data = &(struct clk_regmap_mux_data){
|
|
|
|
.offset = HHI_VPU_CLK_CNTL,
|
|
|
|
.mask = 0x3,
|
|
|
|
.shift = 25,
|
|
|
|
},
|
2017-10-16 15:34:45 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "vpu_1_sel",
|
2018-02-12 14:58:38 +00:00
|
|
|
.ops = &clk_regmap_mux_ops,
|
2017-10-16 15:34:45 +00:00
|
|
|
/*
|
|
|
|
* bits 25:26 selects from 4 possible parents:
|
|
|
|
* fclk_div4, fclk_div3, fclk_div5, fclk_div7,
|
|
|
|
*/
|
|
|
|
.parent_names = gxbb_vpu_parent_names,
|
|
|
|
.num_parents = ARRAY_SIZE(gxbb_vpu_parent_names),
|
|
|
|
.flags = CLK_SET_RATE_NO_REPARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:37 +00:00
|
|
|
static struct clk_regmap gxbb_vpu_1_div = {
|
|
|
|
.data = &(struct clk_regmap_div_data){
|
|
|
|
.offset = HHI_VPU_CLK_CNTL,
|
|
|
|
.shift = 16,
|
|
|
|
.width = 7,
|
|
|
|
},
|
2017-10-16 15:34:45 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "vpu_1_div",
|
2018-02-12 14:58:37 +00:00
|
|
|
.ops = &clk_regmap_divider_ops,
|
2017-10-16 15:34:45 +00:00
|
|
|
.parent_names = (const char *[]){ "vpu_1_sel" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:36 +00:00
|
|
|
static struct clk_regmap gxbb_vpu_1 = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = HHI_VPU_CLK_CNTL,
|
|
|
|
.bit_idx = 24,
|
|
|
|
},
|
2017-10-16 15:34:45 +00:00
|
|
|
.hw.init = &(struct clk_init_data) {
|
|
|
|
.name = "vpu_1",
|
2018-02-12 14:58:36 +00:00
|
|
|
.ops = &clk_regmap_gate_ops,
|
2017-10-16 15:34:45 +00:00
|
|
|
.parent_names = (const char *[]){ "vpu_1_div" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:38 +00:00
|
|
|
static struct clk_regmap gxbb_vpu = {
|
|
|
|
.data = &(struct clk_regmap_mux_data){
|
|
|
|
.offset = HHI_VPU_CLK_CNTL,
|
|
|
|
.mask = 1,
|
|
|
|
.shift = 31,
|
|
|
|
},
|
2017-10-16 15:34:45 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "vpu",
|
2018-02-12 14:58:38 +00:00
|
|
|
.ops = &clk_regmap_mux_ops,
|
2017-10-16 15:34:45 +00:00
|
|
|
/*
|
|
|
|
* bit 31 selects from 2 possible parents:
|
|
|
|
* vpu_0 or vpu_1
|
|
|
|
*/
|
|
|
|
.parent_names = (const char *[]){ "vpu_0", "vpu_1" },
|
|
|
|
.num_parents = 2,
|
|
|
|
.flags = CLK_SET_RATE_NO_REPARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* VAPB Clock */
|
|
|
|
|
|
|
|
static const char * const gxbb_vapb_parent_names[] = {
|
|
|
|
"fclk_div4", "fclk_div3", "fclk_div5", "fclk_div7"
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:38 +00:00
|
|
|
static struct clk_regmap gxbb_vapb_0_sel = {
|
|
|
|
.data = &(struct clk_regmap_mux_data){
|
|
|
|
.offset = HHI_VAPBCLK_CNTL,
|
|
|
|
.mask = 0x3,
|
|
|
|
.shift = 9,
|
|
|
|
},
|
2017-10-16 15:34:45 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "vapb_0_sel",
|
2018-02-12 14:58:38 +00:00
|
|
|
.ops = &clk_regmap_mux_ops,
|
2017-10-16 15:34:45 +00:00
|
|
|
/*
|
|
|
|
* bits 9:10 selects from 4 possible parents:
|
|
|
|
* fclk_div4, fclk_div3, fclk_div5, fclk_div7,
|
|
|
|
*/
|
|
|
|
.parent_names = gxbb_vapb_parent_names,
|
|
|
|
.num_parents = ARRAY_SIZE(gxbb_vapb_parent_names),
|
|
|
|
.flags = CLK_SET_RATE_NO_REPARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:37 +00:00
|
|
|
static struct clk_regmap gxbb_vapb_0_div = {
|
|
|
|
.data = &(struct clk_regmap_div_data){
|
|
|
|
.offset = HHI_VAPBCLK_CNTL,
|
|
|
|
.shift = 0,
|
|
|
|
.width = 7,
|
|
|
|
},
|
2017-10-16 15:34:45 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "vapb_0_div",
|
2018-02-12 14:58:37 +00:00
|
|
|
.ops = &clk_regmap_divider_ops,
|
2017-10-16 15:34:45 +00:00
|
|
|
.parent_names = (const char *[]){ "vapb_0_sel" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:36 +00:00
|
|
|
static struct clk_regmap gxbb_vapb_0 = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = HHI_VAPBCLK_CNTL,
|
|
|
|
.bit_idx = 8,
|
|
|
|
},
|
2017-10-16 15:34:45 +00:00
|
|
|
.hw.init = &(struct clk_init_data) {
|
|
|
|
.name = "vapb_0",
|
2018-02-12 14:58:36 +00:00
|
|
|
.ops = &clk_regmap_gate_ops,
|
2017-10-16 15:34:45 +00:00
|
|
|
.parent_names = (const char *[]){ "vapb_0_div" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:38 +00:00
|
|
|
static struct clk_regmap gxbb_vapb_1_sel = {
|
|
|
|
.data = &(struct clk_regmap_mux_data){
|
|
|
|
.offset = HHI_VAPBCLK_CNTL,
|
|
|
|
.mask = 0x3,
|
|
|
|
.shift = 25,
|
|
|
|
},
|
2017-10-16 15:34:45 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "vapb_1_sel",
|
2018-02-12 14:58:38 +00:00
|
|
|
.ops = &clk_regmap_mux_ops,
|
2017-10-16 15:34:45 +00:00
|
|
|
/*
|
|
|
|
* bits 25:26 selects from 4 possible parents:
|
|
|
|
* fclk_div4, fclk_div3, fclk_div5, fclk_div7,
|
|
|
|
*/
|
|
|
|
.parent_names = gxbb_vapb_parent_names,
|
|
|
|
.num_parents = ARRAY_SIZE(gxbb_vapb_parent_names),
|
|
|
|
.flags = CLK_SET_RATE_NO_REPARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:37 +00:00
|
|
|
static struct clk_regmap gxbb_vapb_1_div = {
|
|
|
|
.data = &(struct clk_regmap_div_data){
|
|
|
|
.offset = HHI_VAPBCLK_CNTL,
|
|
|
|
.shift = 16,
|
|
|
|
.width = 7,
|
|
|
|
},
|
2017-10-16 15:34:45 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "vapb_1_div",
|
2018-02-12 14:58:37 +00:00
|
|
|
.ops = &clk_regmap_divider_ops,
|
2017-10-16 15:34:45 +00:00
|
|
|
.parent_names = (const char *[]){ "vapb_1_sel" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_PARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:36 +00:00
|
|
|
static struct clk_regmap gxbb_vapb_1 = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = HHI_VAPBCLK_CNTL,
|
|
|
|
.bit_idx = 24,
|
|
|
|
},
|
2017-10-16 15:34:45 +00:00
|
|
|
.hw.init = &(struct clk_init_data) {
|
|
|
|
.name = "vapb_1",
|
2018-02-12 14:58:36 +00:00
|
|
|
.ops = &clk_regmap_gate_ops,
|
2017-10-16 15:34:45 +00:00
|
|
|
.parent_names = (const char *[]){ "vapb_1_div" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:38 +00:00
|
|
|
static struct clk_regmap gxbb_vapb_sel = {
|
|
|
|
.data = &(struct clk_regmap_mux_data){
|
|
|
|
.offset = HHI_VAPBCLK_CNTL,
|
|
|
|
.mask = 1,
|
|
|
|
.shift = 31,
|
|
|
|
},
|
2017-10-16 15:34:45 +00:00
|
|
|
.hw.init = &(struct clk_init_data){
|
|
|
|
.name = "vapb_sel",
|
2018-02-12 14:58:38 +00:00
|
|
|
.ops = &clk_regmap_mux_ops,
|
2017-10-16 15:34:45 +00:00
|
|
|
/*
|
|
|
|
* bit 31 selects from 2 possible parents:
|
|
|
|
* vapb_0 or vapb_1
|
|
|
|
*/
|
|
|
|
.parent_names = (const char *[]){ "vapb_0", "vapb_1" },
|
|
|
|
.num_parents = 2,
|
|
|
|
.flags = CLK_SET_RATE_NO_REPARENT,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:36 +00:00
|
|
|
static struct clk_regmap gxbb_vapb = {
|
|
|
|
.data = &(struct clk_regmap_gate_data){
|
|
|
|
.offset = HHI_VAPBCLK_CNTL,
|
|
|
|
.bit_idx = 30,
|
|
|
|
},
|
2017-10-16 15:34:45 +00:00
|
|
|
.hw.init = &(struct clk_init_data) {
|
|
|
|
.name = "vapb",
|
2018-02-12 14:58:36 +00:00
|
|
|
.ops = &clk_regmap_gate_ops,
|
2017-10-16 15:34:45 +00:00
|
|
|
.parent_names = (const char *[]){ "vapb_sel" },
|
|
|
|
.num_parents = 1,
|
|
|
|
.flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2016-05-23 22:44:26 +00:00
|
|
|
/* Everything Else (EE) domain gates */
|
2016-08-27 17:40:53 +00:00
|
|
|
static MESON_GATE(gxbb_ddr, HHI_GCLK_MPEG0, 0);
|
|
|
|
static MESON_GATE(gxbb_dos, HHI_GCLK_MPEG0, 1);
|
|
|
|
static MESON_GATE(gxbb_isa, HHI_GCLK_MPEG0, 5);
|
|
|
|
static MESON_GATE(gxbb_pl301, HHI_GCLK_MPEG0, 6);
|
|
|
|
static MESON_GATE(gxbb_periphs, HHI_GCLK_MPEG0, 7);
|
|
|
|
static MESON_GATE(gxbb_spicc, HHI_GCLK_MPEG0, 8);
|
|
|
|
static MESON_GATE(gxbb_i2c, HHI_GCLK_MPEG0, 9);
|
2017-11-07 14:12:23 +00:00
|
|
|
static MESON_GATE(gxbb_sana, HHI_GCLK_MPEG0, 10);
|
2016-08-27 17:40:53 +00:00
|
|
|
static MESON_GATE(gxbb_smart_card, HHI_GCLK_MPEG0, 11);
|
|
|
|
static MESON_GATE(gxbb_rng0, HHI_GCLK_MPEG0, 12);
|
|
|
|
static MESON_GATE(gxbb_uart0, HHI_GCLK_MPEG0, 13);
|
|
|
|
static MESON_GATE(gxbb_sdhc, HHI_GCLK_MPEG0, 14);
|
|
|
|
static MESON_GATE(gxbb_stream, HHI_GCLK_MPEG0, 15);
|
|
|
|
static MESON_GATE(gxbb_async_fifo, HHI_GCLK_MPEG0, 16);
|
|
|
|
static MESON_GATE(gxbb_sdio, HHI_GCLK_MPEG0, 17);
|
|
|
|
static MESON_GATE(gxbb_abuf, HHI_GCLK_MPEG0, 18);
|
|
|
|
static MESON_GATE(gxbb_hiu_iface, HHI_GCLK_MPEG0, 19);
|
|
|
|
static MESON_GATE(gxbb_assist_misc, HHI_GCLK_MPEG0, 23);
|
|
|
|
static MESON_GATE(gxbb_emmc_a, HHI_GCLK_MPEG0, 24);
|
|
|
|
static MESON_GATE(gxbb_emmc_b, HHI_GCLK_MPEG0, 25);
|
|
|
|
static MESON_GATE(gxbb_emmc_c, HHI_GCLK_MPEG0, 26);
|
|
|
|
static MESON_GATE(gxbb_spi, HHI_GCLK_MPEG0, 30);
|
2016-05-23 22:44:26 +00:00
|
|
|
|
2016-08-27 17:40:53 +00:00
|
|
|
static MESON_GATE(gxbb_i2s_spdif, HHI_GCLK_MPEG1, 2);
|
|
|
|
static MESON_GATE(gxbb_eth, HHI_GCLK_MPEG1, 3);
|
|
|
|
static MESON_GATE(gxbb_demux, HHI_GCLK_MPEG1, 4);
|
|
|
|
static MESON_GATE(gxbb_aiu_glue, HHI_GCLK_MPEG1, 6);
|
|
|
|
static MESON_GATE(gxbb_iec958, HHI_GCLK_MPEG1, 7);
|
|
|
|
static MESON_GATE(gxbb_i2s_out, HHI_GCLK_MPEG1, 8);
|
|
|
|
static MESON_GATE(gxbb_amclk, HHI_GCLK_MPEG1, 9);
|
|
|
|
static MESON_GATE(gxbb_aififo2, HHI_GCLK_MPEG1, 10);
|
|
|
|
static MESON_GATE(gxbb_mixer, HHI_GCLK_MPEG1, 11);
|
|
|
|
static MESON_GATE(gxbb_mixer_iface, HHI_GCLK_MPEG1, 12);
|
|
|
|
static MESON_GATE(gxbb_adc, HHI_GCLK_MPEG1, 13);
|
|
|
|
static MESON_GATE(gxbb_blkmv, HHI_GCLK_MPEG1, 14);
|
|
|
|
static MESON_GATE(gxbb_aiu, HHI_GCLK_MPEG1, 15);
|
|
|
|
static MESON_GATE(gxbb_uart1, HHI_GCLK_MPEG1, 16);
|
|
|
|
static MESON_GATE(gxbb_g2d, HHI_GCLK_MPEG1, 20);
|
|
|
|
static MESON_GATE(gxbb_usb0, HHI_GCLK_MPEG1, 21);
|
|
|
|
static MESON_GATE(gxbb_usb1, HHI_GCLK_MPEG1, 22);
|
|
|
|
static MESON_GATE(gxbb_reset, HHI_GCLK_MPEG1, 23);
|
|
|
|
static MESON_GATE(gxbb_nand, HHI_GCLK_MPEG1, 24);
|
|
|
|
static MESON_GATE(gxbb_dos_parser, HHI_GCLK_MPEG1, 25);
|
|
|
|
static MESON_GATE(gxbb_usb, HHI_GCLK_MPEG1, 26);
|
|
|
|
static MESON_GATE(gxbb_vdin1, HHI_GCLK_MPEG1, 28);
|
|
|
|
static MESON_GATE(gxbb_ahb_arb0, HHI_GCLK_MPEG1, 29);
|
|
|
|
static MESON_GATE(gxbb_efuse, HHI_GCLK_MPEG1, 30);
|
|
|
|
static MESON_GATE(gxbb_boot_rom, HHI_GCLK_MPEG1, 31);
|
2016-05-23 22:44:26 +00:00
|
|
|
|
2016-08-27 17:40:53 +00:00
|
|
|
static MESON_GATE(gxbb_ahb_data_bus, HHI_GCLK_MPEG2, 1);
|
|
|
|
static MESON_GATE(gxbb_ahb_ctrl_bus, HHI_GCLK_MPEG2, 2);
|
|
|
|
static MESON_GATE(gxbb_hdmi_intr_sync, HHI_GCLK_MPEG2, 3);
|
|
|
|
static MESON_GATE(gxbb_hdmi_pclk, HHI_GCLK_MPEG2, 4);
|
|
|
|
static MESON_GATE(gxbb_usb1_ddr_bridge, HHI_GCLK_MPEG2, 8);
|
|
|
|
static MESON_GATE(gxbb_usb0_ddr_bridge, HHI_GCLK_MPEG2, 9);
|
|
|
|
static MESON_GATE(gxbb_mmc_pclk, HHI_GCLK_MPEG2, 11);
|
|
|
|
static MESON_GATE(gxbb_dvin, HHI_GCLK_MPEG2, 12);
|
|
|
|
static MESON_GATE(gxbb_uart2, HHI_GCLK_MPEG2, 15);
|
2017-11-07 14:12:23 +00:00
|
|
|
static MESON_GATE(gxbb_sar_adc, HHI_GCLK_MPEG2, 22);
|
2016-08-27 17:40:53 +00:00
|
|
|
static MESON_GATE(gxbb_vpu_intr, HHI_GCLK_MPEG2, 25);
|
|
|
|
static MESON_GATE(gxbb_sec_ahb_ahb3_bridge, HHI_GCLK_MPEG2, 26);
|
|
|
|
static MESON_GATE(gxbb_clk81_a53, HHI_GCLK_MPEG2, 29);
|
2016-05-23 22:44:26 +00:00
|
|
|
|
2016-08-27 17:40:53 +00:00
|
|
|
static MESON_GATE(gxbb_vclk2_venci0, HHI_GCLK_OTHER, 1);
|
|
|
|
static MESON_GATE(gxbb_vclk2_venci1, HHI_GCLK_OTHER, 2);
|
|
|
|
static MESON_GATE(gxbb_vclk2_vencp0, HHI_GCLK_OTHER, 3);
|
|
|
|
static MESON_GATE(gxbb_vclk2_vencp1, HHI_GCLK_OTHER, 4);
|
|
|
|
static MESON_GATE(gxbb_gclk_venci_int0, HHI_GCLK_OTHER, 8);
|
|
|
|
static MESON_GATE(gxbb_gclk_vencp_int, HHI_GCLK_OTHER, 9);
|
|
|
|
static MESON_GATE(gxbb_dac_clk, HHI_GCLK_OTHER, 10);
|
|
|
|
static MESON_GATE(gxbb_aoclk_gate, HHI_GCLK_OTHER, 14);
|
|
|
|
static MESON_GATE(gxbb_iec958_gate, HHI_GCLK_OTHER, 16);
|
|
|
|
static MESON_GATE(gxbb_enc480p, HHI_GCLK_OTHER, 20);
|
|
|
|
static MESON_GATE(gxbb_rng1, HHI_GCLK_OTHER, 21);
|
|
|
|
static MESON_GATE(gxbb_gclk_venci_int1, HHI_GCLK_OTHER, 22);
|
|
|
|
static MESON_GATE(gxbb_vclk2_venclmcc, HHI_GCLK_OTHER, 24);
|
|
|
|
static MESON_GATE(gxbb_vclk2_vencl, HHI_GCLK_OTHER, 25);
|
|
|
|
static MESON_GATE(gxbb_vclk_other, HHI_GCLK_OTHER, 26);
|
|
|
|
static MESON_GATE(gxbb_edp, HHI_GCLK_OTHER, 31);
|
2016-05-23 22:44:26 +00:00
|
|
|
|
|
|
|
/* Always On (AO) domain gates */
|
|
|
|
|
2016-08-27 17:40:53 +00:00
|
|
|
static MESON_GATE(gxbb_ao_media_cpu, HHI_GCLK_AO, 0);
|
|
|
|
static MESON_GATE(gxbb_ao_ahb_sram, HHI_GCLK_AO, 1);
|
|
|
|
static MESON_GATE(gxbb_ao_ahb_bus, HHI_GCLK_AO, 2);
|
|
|
|
static MESON_GATE(gxbb_ao_iface, HHI_GCLK_AO, 3);
|
|
|
|
static MESON_GATE(gxbb_ao_i2c, HHI_GCLK_AO, 4);
|
2016-05-23 22:44:26 +00:00
|
|
|
|
|
|
|
/* Array of all clocks provided by this provider */
|
|
|
|
|
|
|
|
static struct clk_hw_onecell_data gxbb_hw_onecell_data = {
|
|
|
|
.hws = {
|
|
|
|
[CLKID_SYS_PLL] = &gxbb_sys_pll.hw,
|
|
|
|
[CLKID_HDMI_PLL] = &gxbb_hdmi_pll.hw,
|
|
|
|
[CLKID_FIXED_PLL] = &gxbb_fixed_pll.hw,
|
|
|
|
[CLKID_FCLK_DIV2] = &gxbb_fclk_div2.hw,
|
|
|
|
[CLKID_FCLK_DIV3] = &gxbb_fclk_div3.hw,
|
|
|
|
[CLKID_FCLK_DIV4] = &gxbb_fclk_div4.hw,
|
|
|
|
[CLKID_FCLK_DIV5] = &gxbb_fclk_div5.hw,
|
|
|
|
[CLKID_FCLK_DIV7] = &gxbb_fclk_div7.hw,
|
|
|
|
[CLKID_GP0_PLL] = &gxbb_gp0_pll.hw,
|
|
|
|
[CLKID_MPEG_SEL] = &gxbb_mpeg_clk_sel.hw,
|
|
|
|
[CLKID_MPEG_DIV] = &gxbb_mpeg_clk_div.hw,
|
|
|
|
[CLKID_CLK81] = &gxbb_clk81.hw,
|
|
|
|
[CLKID_MPLL0] = &gxbb_mpll0.hw,
|
|
|
|
[CLKID_MPLL1] = &gxbb_mpll1.hw,
|
|
|
|
[CLKID_MPLL2] = &gxbb_mpll2.hw,
|
|
|
|
[CLKID_DDR] = &gxbb_ddr.hw,
|
|
|
|
[CLKID_DOS] = &gxbb_dos.hw,
|
|
|
|
[CLKID_ISA] = &gxbb_isa.hw,
|
|
|
|
[CLKID_PL301] = &gxbb_pl301.hw,
|
|
|
|
[CLKID_PERIPHS] = &gxbb_periphs.hw,
|
|
|
|
[CLKID_SPICC] = &gxbb_spicc.hw,
|
|
|
|
[CLKID_I2C] = &gxbb_i2c.hw,
|
|
|
|
[CLKID_SAR_ADC] = &gxbb_sar_adc.hw,
|
|
|
|
[CLKID_SMART_CARD] = &gxbb_smart_card.hw,
|
|
|
|
[CLKID_RNG0] = &gxbb_rng0.hw,
|
|
|
|
[CLKID_UART0] = &gxbb_uart0.hw,
|
|
|
|
[CLKID_SDHC] = &gxbb_sdhc.hw,
|
|
|
|
[CLKID_STREAM] = &gxbb_stream.hw,
|
|
|
|
[CLKID_ASYNC_FIFO] = &gxbb_async_fifo.hw,
|
|
|
|
[CLKID_SDIO] = &gxbb_sdio.hw,
|
|
|
|
[CLKID_ABUF] = &gxbb_abuf.hw,
|
|
|
|
[CLKID_HIU_IFACE] = &gxbb_hiu_iface.hw,
|
|
|
|
[CLKID_ASSIST_MISC] = &gxbb_assist_misc.hw,
|
|
|
|
[CLKID_SPI] = &gxbb_spi.hw,
|
|
|
|
[CLKID_I2S_SPDIF] = &gxbb_i2s_spdif.hw,
|
|
|
|
[CLKID_ETH] = &gxbb_eth.hw,
|
|
|
|
[CLKID_DEMUX] = &gxbb_demux.hw,
|
|
|
|
[CLKID_AIU_GLUE] = &gxbb_aiu_glue.hw,
|
|
|
|
[CLKID_IEC958] = &gxbb_iec958.hw,
|
|
|
|
[CLKID_I2S_OUT] = &gxbb_i2s_out.hw,
|
|
|
|
[CLKID_AMCLK] = &gxbb_amclk.hw,
|
|
|
|
[CLKID_AIFIFO2] = &gxbb_aififo2.hw,
|
|
|
|
[CLKID_MIXER] = &gxbb_mixer.hw,
|
|
|
|
[CLKID_MIXER_IFACE] = &gxbb_mixer_iface.hw,
|
|
|
|
[CLKID_ADC] = &gxbb_adc.hw,
|
|
|
|
[CLKID_BLKMV] = &gxbb_blkmv.hw,
|
|
|
|
[CLKID_AIU] = &gxbb_aiu.hw,
|
|
|
|
[CLKID_UART1] = &gxbb_uart1.hw,
|
|
|
|
[CLKID_G2D] = &gxbb_g2d.hw,
|
|
|
|
[CLKID_USB0] = &gxbb_usb0.hw,
|
|
|
|
[CLKID_USB1] = &gxbb_usb1.hw,
|
|
|
|
[CLKID_RESET] = &gxbb_reset.hw,
|
|
|
|
[CLKID_NAND] = &gxbb_nand.hw,
|
|
|
|
[CLKID_DOS_PARSER] = &gxbb_dos_parser.hw,
|
|
|
|
[CLKID_USB] = &gxbb_usb.hw,
|
|
|
|
[CLKID_VDIN1] = &gxbb_vdin1.hw,
|
|
|
|
[CLKID_AHB_ARB0] = &gxbb_ahb_arb0.hw,
|
|
|
|
[CLKID_EFUSE] = &gxbb_efuse.hw,
|
|
|
|
[CLKID_BOOT_ROM] = &gxbb_boot_rom.hw,
|
|
|
|
[CLKID_AHB_DATA_BUS] = &gxbb_ahb_data_bus.hw,
|
|
|
|
[CLKID_AHB_CTRL_BUS] = &gxbb_ahb_ctrl_bus.hw,
|
|
|
|
[CLKID_HDMI_INTR_SYNC] = &gxbb_hdmi_intr_sync.hw,
|
|
|
|
[CLKID_HDMI_PCLK] = &gxbb_hdmi_pclk.hw,
|
|
|
|
[CLKID_USB1_DDR_BRIDGE] = &gxbb_usb1_ddr_bridge.hw,
|
|
|
|
[CLKID_USB0_DDR_BRIDGE] = &gxbb_usb0_ddr_bridge.hw,
|
|
|
|
[CLKID_MMC_PCLK] = &gxbb_mmc_pclk.hw,
|
|
|
|
[CLKID_DVIN] = &gxbb_dvin.hw,
|
|
|
|
[CLKID_UART2] = &gxbb_uart2.hw,
|
|
|
|
[CLKID_SANA] = &gxbb_sana.hw,
|
|
|
|
[CLKID_VPU_INTR] = &gxbb_vpu_intr.hw,
|
|
|
|
[CLKID_SEC_AHB_AHB3_BRIDGE] = &gxbb_sec_ahb_ahb3_bridge.hw,
|
|
|
|
[CLKID_CLK81_A53] = &gxbb_clk81_a53.hw,
|
|
|
|
[CLKID_VCLK2_VENCI0] = &gxbb_vclk2_venci0.hw,
|
|
|
|
[CLKID_VCLK2_VENCI1] = &gxbb_vclk2_venci1.hw,
|
|
|
|
[CLKID_VCLK2_VENCP0] = &gxbb_vclk2_vencp0.hw,
|
|
|
|
[CLKID_VCLK2_VENCP1] = &gxbb_vclk2_vencp1.hw,
|
|
|
|
[CLKID_GCLK_VENCI_INT0] = &gxbb_gclk_venci_int0.hw,
|
|
|
|
[CLKID_GCLK_VENCI_INT] = &gxbb_gclk_vencp_int.hw,
|
|
|
|
[CLKID_DAC_CLK] = &gxbb_dac_clk.hw,
|
|
|
|
[CLKID_AOCLK_GATE] = &gxbb_aoclk_gate.hw,
|
|
|
|
[CLKID_IEC958_GATE] = &gxbb_iec958_gate.hw,
|
|
|
|
[CLKID_ENC480P] = &gxbb_enc480p.hw,
|
|
|
|
[CLKID_RNG1] = &gxbb_rng1.hw,
|
|
|
|
[CLKID_GCLK_VENCI_INT1] = &gxbb_gclk_venci_int1.hw,
|
|
|
|
[CLKID_VCLK2_VENCLMCC] = &gxbb_vclk2_venclmcc.hw,
|
|
|
|
[CLKID_VCLK2_VENCL] = &gxbb_vclk2_vencl.hw,
|
|
|
|
[CLKID_VCLK_OTHER] = &gxbb_vclk_other.hw,
|
|
|
|
[CLKID_EDP] = &gxbb_edp.hw,
|
|
|
|
[CLKID_AO_MEDIA_CPU] = &gxbb_ao_media_cpu.hw,
|
|
|
|
[CLKID_AO_AHB_SRAM] = &gxbb_ao_ahb_sram.hw,
|
|
|
|
[CLKID_AO_AHB_BUS] = &gxbb_ao_ahb_bus.hw,
|
|
|
|
[CLKID_AO_IFACE] = &gxbb_ao_iface.hw,
|
|
|
|
[CLKID_AO_I2C] = &gxbb_ao_i2c.hw,
|
2016-08-02 21:40:11 +00:00
|
|
|
[CLKID_SD_EMMC_A] = &gxbb_emmc_a.hw,
|
|
|
|
[CLKID_SD_EMMC_B] = &gxbb_emmc_b.hw,
|
|
|
|
[CLKID_SD_EMMC_C] = &gxbb_emmc_c.hw,
|
2017-01-19 14:58:20 +00:00
|
|
|
[CLKID_SAR_ADC_CLK] = &gxbb_sar_adc_clk.hw,
|
|
|
|
[CLKID_SAR_ADC_SEL] = &gxbb_sar_adc_clk_sel.hw,
|
|
|
|
[CLKID_SAR_ADC_DIV] = &gxbb_sar_adc_clk_div.hw,
|
2017-03-22 10:18:54 +00:00
|
|
|
[CLKID_MALI_0_SEL] = &gxbb_mali_0_sel.hw,
|
|
|
|
[CLKID_MALI_0_DIV] = &gxbb_mali_0_div.hw,
|
|
|
|
[CLKID_MALI_0] = &gxbb_mali_0.hw,
|
|
|
|
[CLKID_MALI_1_SEL] = &gxbb_mali_1_sel.hw,
|
|
|
|
[CLKID_MALI_1_DIV] = &gxbb_mali_1_div.hw,
|
|
|
|
[CLKID_MALI_1] = &gxbb_mali_1.hw,
|
|
|
|
[CLKID_MALI] = &gxbb_mali.hw,
|
2017-01-24 17:35:23 +00:00
|
|
|
[CLKID_CTS_AMCLK] = &gxbb_cts_amclk.hw,
|
|
|
|
[CLKID_CTS_AMCLK_SEL] = &gxbb_cts_amclk_sel.hw,
|
|
|
|
[CLKID_CTS_AMCLK_DIV] = &gxbb_cts_amclk_div.hw,
|
2017-02-20 17:02:34 +00:00
|
|
|
[CLKID_CTS_MCLK_I958] = &gxbb_cts_mclk_i958.hw,
|
|
|
|
[CLKID_CTS_MCLK_I958_SEL] = &gxbb_cts_mclk_i958_sel.hw,
|
|
|
|
[CLKID_CTS_MCLK_I958_DIV] = &gxbb_cts_mclk_i958_div.hw,
|
2017-03-03 11:40:15 +00:00
|
|
|
[CLKID_CTS_I958] = &gxbb_cts_i958.hw,
|
2017-05-24 09:43:45 +00:00
|
|
|
[CLKID_32K_CLK] = &gxbb_32k_clk.hw,
|
|
|
|
[CLKID_32K_CLK_SEL] = &gxbb_32k_clk_sel.hw,
|
|
|
|
[CLKID_32K_CLK_DIV] = &gxbb_32k_clk_div.hw,
|
2017-07-31 11:56:03 +00:00
|
|
|
[CLKID_SD_EMMC_A_CLK0_SEL] = &gxbb_sd_emmc_a_clk0_sel.hw,
|
|
|
|
[CLKID_SD_EMMC_A_CLK0_DIV] = &gxbb_sd_emmc_a_clk0_div.hw,
|
|
|
|
[CLKID_SD_EMMC_A_CLK0] = &gxbb_sd_emmc_a_clk0.hw,
|
|
|
|
[CLKID_SD_EMMC_B_CLK0_SEL] = &gxbb_sd_emmc_b_clk0_sel.hw,
|
|
|
|
[CLKID_SD_EMMC_B_CLK0_DIV] = &gxbb_sd_emmc_b_clk0_div.hw,
|
|
|
|
[CLKID_SD_EMMC_B_CLK0] = &gxbb_sd_emmc_b_clk0.hw,
|
|
|
|
[CLKID_SD_EMMC_C_CLK0_SEL] = &gxbb_sd_emmc_c_clk0_sel.hw,
|
|
|
|
[CLKID_SD_EMMC_C_CLK0_DIV] = &gxbb_sd_emmc_c_clk0_div.hw,
|
|
|
|
[CLKID_SD_EMMC_C_CLK0] = &gxbb_sd_emmc_c_clk0.hw,
|
2017-10-16 15:34:45 +00:00
|
|
|
[CLKID_VPU_0_SEL] = &gxbb_vpu_0_sel.hw,
|
|
|
|
[CLKID_VPU_0_DIV] = &gxbb_vpu_0_div.hw,
|
|
|
|
[CLKID_VPU_0] = &gxbb_vpu_0.hw,
|
|
|
|
[CLKID_VPU_1_SEL] = &gxbb_vpu_1_sel.hw,
|
|
|
|
[CLKID_VPU_1_DIV] = &gxbb_vpu_1_div.hw,
|
|
|
|
[CLKID_VPU_1] = &gxbb_vpu_1.hw,
|
|
|
|
[CLKID_VPU] = &gxbb_vpu.hw,
|
|
|
|
[CLKID_VAPB_0_SEL] = &gxbb_vapb_0_sel.hw,
|
|
|
|
[CLKID_VAPB_0_DIV] = &gxbb_vapb_0_div.hw,
|
|
|
|
[CLKID_VAPB_0] = &gxbb_vapb_0.hw,
|
|
|
|
[CLKID_VAPB_1_SEL] = &gxbb_vapb_1_sel.hw,
|
|
|
|
[CLKID_VAPB_1_DIV] = &gxbb_vapb_1_div.hw,
|
|
|
|
[CLKID_VAPB_1] = &gxbb_vapb_1.hw,
|
|
|
|
[CLKID_VAPB_SEL] = &gxbb_vapb_sel.hw,
|
|
|
|
[CLKID_VAPB] = &gxbb_vapb.hw,
|
2018-01-19 15:55:27 +00:00
|
|
|
[CLKID_HDMI_PLL_PRE_MULT] = &gxbb_hdmi_pll_pre_mult.hw,
|
2018-02-12 14:58:43 +00:00
|
|
|
[CLKID_MPLL0_DIV] = &gxbb_mpll0_div.hw,
|
|
|
|
[CLKID_MPLL1_DIV] = &gxbb_mpll1_div.hw,
|
|
|
|
[CLKID_MPLL2_DIV] = &gxbb_mpll2_div.hw,
|
2018-02-19 11:21:44 +00:00
|
|
|
[CLKID_MPLL_PREDIV] = &gxbb_mpll_prediv.hw,
|
2018-02-19 11:21:45 +00:00
|
|
|
[CLKID_FCLK_DIV2_DIV] = &gxbb_fclk_div2_div.hw,
|
|
|
|
[CLKID_FCLK_DIV3_DIV] = &gxbb_fclk_div3_div.hw,
|
|
|
|
[CLKID_FCLK_DIV4_DIV] = &gxbb_fclk_div4_div.hw,
|
|
|
|
[CLKID_FCLK_DIV5_DIV] = &gxbb_fclk_div5_div.hw,
|
|
|
|
[CLKID_FCLK_DIV7_DIV] = &gxbb_fclk_div7_div.hw,
|
2017-07-27 16:17:55 +00:00
|
|
|
[NR_CLKS] = NULL,
|
2016-05-23 22:44:26 +00:00
|
|
|
},
|
|
|
|
.num = NR_CLKS,
|
|
|
|
};
|
|
|
|
|
2017-03-22 10:32:25 +00:00
|
|
|
static struct clk_hw_onecell_data gxl_hw_onecell_data = {
|
|
|
|
.hws = {
|
|
|
|
[CLKID_SYS_PLL] = &gxbb_sys_pll.hw,
|
2018-01-19 15:55:26 +00:00
|
|
|
[CLKID_HDMI_PLL] = &gxl_hdmi_pll.hw,
|
2017-03-22 10:32:25 +00:00
|
|
|
[CLKID_FIXED_PLL] = &gxbb_fixed_pll.hw,
|
|
|
|
[CLKID_FCLK_DIV2] = &gxbb_fclk_div2.hw,
|
|
|
|
[CLKID_FCLK_DIV3] = &gxbb_fclk_div3.hw,
|
|
|
|
[CLKID_FCLK_DIV4] = &gxbb_fclk_div4.hw,
|
|
|
|
[CLKID_FCLK_DIV5] = &gxbb_fclk_div5.hw,
|
|
|
|
[CLKID_FCLK_DIV7] = &gxbb_fclk_div7.hw,
|
|
|
|
[CLKID_GP0_PLL] = &gxl_gp0_pll.hw,
|
|
|
|
[CLKID_MPEG_SEL] = &gxbb_mpeg_clk_sel.hw,
|
|
|
|
[CLKID_MPEG_DIV] = &gxbb_mpeg_clk_div.hw,
|
|
|
|
[CLKID_CLK81] = &gxbb_clk81.hw,
|
|
|
|
[CLKID_MPLL0] = &gxbb_mpll0.hw,
|
|
|
|
[CLKID_MPLL1] = &gxbb_mpll1.hw,
|
|
|
|
[CLKID_MPLL2] = &gxbb_mpll2.hw,
|
|
|
|
[CLKID_DDR] = &gxbb_ddr.hw,
|
|
|
|
[CLKID_DOS] = &gxbb_dos.hw,
|
|
|
|
[CLKID_ISA] = &gxbb_isa.hw,
|
|
|
|
[CLKID_PL301] = &gxbb_pl301.hw,
|
|
|
|
[CLKID_PERIPHS] = &gxbb_periphs.hw,
|
|
|
|
[CLKID_SPICC] = &gxbb_spicc.hw,
|
|
|
|
[CLKID_I2C] = &gxbb_i2c.hw,
|
|
|
|
[CLKID_SAR_ADC] = &gxbb_sar_adc.hw,
|
|
|
|
[CLKID_SMART_CARD] = &gxbb_smart_card.hw,
|
|
|
|
[CLKID_RNG0] = &gxbb_rng0.hw,
|
|
|
|
[CLKID_UART0] = &gxbb_uart0.hw,
|
|
|
|
[CLKID_SDHC] = &gxbb_sdhc.hw,
|
|
|
|
[CLKID_STREAM] = &gxbb_stream.hw,
|
|
|
|
[CLKID_ASYNC_FIFO] = &gxbb_async_fifo.hw,
|
|
|
|
[CLKID_SDIO] = &gxbb_sdio.hw,
|
|
|
|
[CLKID_ABUF] = &gxbb_abuf.hw,
|
|
|
|
[CLKID_HIU_IFACE] = &gxbb_hiu_iface.hw,
|
|
|
|
[CLKID_ASSIST_MISC] = &gxbb_assist_misc.hw,
|
|
|
|
[CLKID_SPI] = &gxbb_spi.hw,
|
|
|
|
[CLKID_I2S_SPDIF] = &gxbb_i2s_spdif.hw,
|
|
|
|
[CLKID_ETH] = &gxbb_eth.hw,
|
|
|
|
[CLKID_DEMUX] = &gxbb_demux.hw,
|
|
|
|
[CLKID_AIU_GLUE] = &gxbb_aiu_glue.hw,
|
|
|
|
[CLKID_IEC958] = &gxbb_iec958.hw,
|
|
|
|
[CLKID_I2S_OUT] = &gxbb_i2s_out.hw,
|
|
|
|
[CLKID_AMCLK] = &gxbb_amclk.hw,
|
|
|
|
[CLKID_AIFIFO2] = &gxbb_aififo2.hw,
|
|
|
|
[CLKID_MIXER] = &gxbb_mixer.hw,
|
|
|
|
[CLKID_MIXER_IFACE] = &gxbb_mixer_iface.hw,
|
|
|
|
[CLKID_ADC] = &gxbb_adc.hw,
|
|
|
|
[CLKID_BLKMV] = &gxbb_blkmv.hw,
|
|
|
|
[CLKID_AIU] = &gxbb_aiu.hw,
|
|
|
|
[CLKID_UART1] = &gxbb_uart1.hw,
|
|
|
|
[CLKID_G2D] = &gxbb_g2d.hw,
|
|
|
|
[CLKID_USB0] = &gxbb_usb0.hw,
|
|
|
|
[CLKID_USB1] = &gxbb_usb1.hw,
|
|
|
|
[CLKID_RESET] = &gxbb_reset.hw,
|
|
|
|
[CLKID_NAND] = &gxbb_nand.hw,
|
|
|
|
[CLKID_DOS_PARSER] = &gxbb_dos_parser.hw,
|
|
|
|
[CLKID_USB] = &gxbb_usb.hw,
|
|
|
|
[CLKID_VDIN1] = &gxbb_vdin1.hw,
|
|
|
|
[CLKID_AHB_ARB0] = &gxbb_ahb_arb0.hw,
|
|
|
|
[CLKID_EFUSE] = &gxbb_efuse.hw,
|
|
|
|
[CLKID_BOOT_ROM] = &gxbb_boot_rom.hw,
|
|
|
|
[CLKID_AHB_DATA_BUS] = &gxbb_ahb_data_bus.hw,
|
|
|
|
[CLKID_AHB_CTRL_BUS] = &gxbb_ahb_ctrl_bus.hw,
|
|
|
|
[CLKID_HDMI_INTR_SYNC] = &gxbb_hdmi_intr_sync.hw,
|
|
|
|
[CLKID_HDMI_PCLK] = &gxbb_hdmi_pclk.hw,
|
|
|
|
[CLKID_USB1_DDR_BRIDGE] = &gxbb_usb1_ddr_bridge.hw,
|
|
|
|
[CLKID_USB0_DDR_BRIDGE] = &gxbb_usb0_ddr_bridge.hw,
|
|
|
|
[CLKID_MMC_PCLK] = &gxbb_mmc_pclk.hw,
|
|
|
|
[CLKID_DVIN] = &gxbb_dvin.hw,
|
|
|
|
[CLKID_UART2] = &gxbb_uart2.hw,
|
|
|
|
[CLKID_SANA] = &gxbb_sana.hw,
|
|
|
|
[CLKID_VPU_INTR] = &gxbb_vpu_intr.hw,
|
|
|
|
[CLKID_SEC_AHB_AHB3_BRIDGE] = &gxbb_sec_ahb_ahb3_bridge.hw,
|
|
|
|
[CLKID_CLK81_A53] = &gxbb_clk81_a53.hw,
|
|
|
|
[CLKID_VCLK2_VENCI0] = &gxbb_vclk2_venci0.hw,
|
|
|
|
[CLKID_VCLK2_VENCI1] = &gxbb_vclk2_venci1.hw,
|
|
|
|
[CLKID_VCLK2_VENCP0] = &gxbb_vclk2_vencp0.hw,
|
|
|
|
[CLKID_VCLK2_VENCP1] = &gxbb_vclk2_vencp1.hw,
|
|
|
|
[CLKID_GCLK_VENCI_INT0] = &gxbb_gclk_venci_int0.hw,
|
|
|
|
[CLKID_GCLK_VENCI_INT] = &gxbb_gclk_vencp_int.hw,
|
|
|
|
[CLKID_DAC_CLK] = &gxbb_dac_clk.hw,
|
|
|
|
[CLKID_AOCLK_GATE] = &gxbb_aoclk_gate.hw,
|
|
|
|
[CLKID_IEC958_GATE] = &gxbb_iec958_gate.hw,
|
|
|
|
[CLKID_ENC480P] = &gxbb_enc480p.hw,
|
|
|
|
[CLKID_RNG1] = &gxbb_rng1.hw,
|
|
|
|
[CLKID_GCLK_VENCI_INT1] = &gxbb_gclk_venci_int1.hw,
|
|
|
|
[CLKID_VCLK2_VENCLMCC] = &gxbb_vclk2_venclmcc.hw,
|
|
|
|
[CLKID_VCLK2_VENCL] = &gxbb_vclk2_vencl.hw,
|
|
|
|
[CLKID_VCLK_OTHER] = &gxbb_vclk_other.hw,
|
|
|
|
[CLKID_EDP] = &gxbb_edp.hw,
|
|
|
|
[CLKID_AO_MEDIA_CPU] = &gxbb_ao_media_cpu.hw,
|
|
|
|
[CLKID_AO_AHB_SRAM] = &gxbb_ao_ahb_sram.hw,
|
|
|
|
[CLKID_AO_AHB_BUS] = &gxbb_ao_ahb_bus.hw,
|
|
|
|
[CLKID_AO_IFACE] = &gxbb_ao_iface.hw,
|
|
|
|
[CLKID_AO_I2C] = &gxbb_ao_i2c.hw,
|
|
|
|
[CLKID_SD_EMMC_A] = &gxbb_emmc_a.hw,
|
|
|
|
[CLKID_SD_EMMC_B] = &gxbb_emmc_b.hw,
|
|
|
|
[CLKID_SD_EMMC_C] = &gxbb_emmc_c.hw,
|
|
|
|
[CLKID_SAR_ADC_CLK] = &gxbb_sar_adc_clk.hw,
|
|
|
|
[CLKID_SAR_ADC_SEL] = &gxbb_sar_adc_clk_sel.hw,
|
|
|
|
[CLKID_SAR_ADC_DIV] = &gxbb_sar_adc_clk_div.hw,
|
|
|
|
[CLKID_MALI_0_SEL] = &gxbb_mali_0_sel.hw,
|
|
|
|
[CLKID_MALI_0_DIV] = &gxbb_mali_0_div.hw,
|
|
|
|
[CLKID_MALI_0] = &gxbb_mali_0.hw,
|
|
|
|
[CLKID_MALI_1_SEL] = &gxbb_mali_1_sel.hw,
|
|
|
|
[CLKID_MALI_1_DIV] = &gxbb_mali_1_div.hw,
|
|
|
|
[CLKID_MALI_1] = &gxbb_mali_1.hw,
|
|
|
|
[CLKID_MALI] = &gxbb_mali.hw,
|
2017-01-24 17:35:23 +00:00
|
|
|
[CLKID_CTS_AMCLK] = &gxbb_cts_amclk.hw,
|
|
|
|
[CLKID_CTS_AMCLK_SEL] = &gxbb_cts_amclk_sel.hw,
|
|
|
|
[CLKID_CTS_AMCLK_DIV] = &gxbb_cts_amclk_div.hw,
|
2017-02-20 17:02:34 +00:00
|
|
|
[CLKID_CTS_MCLK_I958] = &gxbb_cts_mclk_i958.hw,
|
|
|
|
[CLKID_CTS_MCLK_I958_SEL] = &gxbb_cts_mclk_i958_sel.hw,
|
|
|
|
[CLKID_CTS_MCLK_I958_DIV] = &gxbb_cts_mclk_i958_div.hw,
|
2017-03-03 11:40:15 +00:00
|
|
|
[CLKID_CTS_I958] = &gxbb_cts_i958.hw,
|
2017-05-24 09:43:45 +00:00
|
|
|
[CLKID_32K_CLK] = &gxbb_32k_clk.hw,
|
|
|
|
[CLKID_32K_CLK_SEL] = &gxbb_32k_clk_sel.hw,
|
|
|
|
[CLKID_32K_CLK_DIV] = &gxbb_32k_clk_div.hw,
|
2017-07-31 11:56:03 +00:00
|
|
|
[CLKID_SD_EMMC_A_CLK0_SEL] = &gxbb_sd_emmc_a_clk0_sel.hw,
|
|
|
|
[CLKID_SD_EMMC_A_CLK0_DIV] = &gxbb_sd_emmc_a_clk0_div.hw,
|
|
|
|
[CLKID_SD_EMMC_A_CLK0] = &gxbb_sd_emmc_a_clk0.hw,
|
|
|
|
[CLKID_SD_EMMC_B_CLK0_SEL] = &gxbb_sd_emmc_b_clk0_sel.hw,
|
|
|
|
[CLKID_SD_EMMC_B_CLK0_DIV] = &gxbb_sd_emmc_b_clk0_div.hw,
|
|
|
|
[CLKID_SD_EMMC_B_CLK0] = &gxbb_sd_emmc_b_clk0.hw,
|
|
|
|
[CLKID_SD_EMMC_C_CLK0_SEL] = &gxbb_sd_emmc_c_clk0_sel.hw,
|
|
|
|
[CLKID_SD_EMMC_C_CLK0_DIV] = &gxbb_sd_emmc_c_clk0_div.hw,
|
|
|
|
[CLKID_SD_EMMC_C_CLK0] = &gxbb_sd_emmc_c_clk0.hw,
|
2017-10-16 15:34:45 +00:00
|
|
|
[CLKID_VPU_0_SEL] = &gxbb_vpu_0_sel.hw,
|
|
|
|
[CLKID_VPU_0_DIV] = &gxbb_vpu_0_div.hw,
|
|
|
|
[CLKID_VPU_0] = &gxbb_vpu_0.hw,
|
|
|
|
[CLKID_VPU_1_SEL] = &gxbb_vpu_1_sel.hw,
|
|
|
|
[CLKID_VPU_1_DIV] = &gxbb_vpu_1_div.hw,
|
|
|
|
[CLKID_VPU_1] = &gxbb_vpu_1.hw,
|
|
|
|
[CLKID_VPU] = &gxbb_vpu.hw,
|
|
|
|
[CLKID_VAPB_0_SEL] = &gxbb_vapb_0_sel.hw,
|
|
|
|
[CLKID_VAPB_0_DIV] = &gxbb_vapb_0_div.hw,
|
|
|
|
[CLKID_VAPB_0] = &gxbb_vapb_0.hw,
|
|
|
|
[CLKID_VAPB_1_SEL] = &gxbb_vapb_1_sel.hw,
|
|
|
|
[CLKID_VAPB_1_DIV] = &gxbb_vapb_1_div.hw,
|
|
|
|
[CLKID_VAPB_1] = &gxbb_vapb_1.hw,
|
|
|
|
[CLKID_VAPB_SEL] = &gxbb_vapb_sel.hw,
|
|
|
|
[CLKID_VAPB] = &gxbb_vapb.hw,
|
2018-02-12 14:58:43 +00:00
|
|
|
[CLKID_MPLL0_DIV] = &gxbb_mpll0_div.hw,
|
|
|
|
[CLKID_MPLL1_DIV] = &gxbb_mpll1_div.hw,
|
|
|
|
[CLKID_MPLL2_DIV] = &gxbb_mpll2_div.hw,
|
2018-02-19 11:21:44 +00:00
|
|
|
[CLKID_MPLL_PREDIV] = &gxbb_mpll_prediv.hw,
|
2018-02-19 11:21:45 +00:00
|
|
|
[CLKID_FCLK_DIV2_DIV] = &gxbb_fclk_div2_div.hw,
|
|
|
|
[CLKID_FCLK_DIV3_DIV] = &gxbb_fclk_div3_div.hw,
|
|
|
|
[CLKID_FCLK_DIV4_DIV] = &gxbb_fclk_div4_div.hw,
|
|
|
|
[CLKID_FCLK_DIV5_DIV] = &gxbb_fclk_div5_div.hw,
|
|
|
|
[CLKID_FCLK_DIV7_DIV] = &gxbb_fclk_div7_div.hw,
|
2017-07-27 16:17:55 +00:00
|
|
|
[NR_CLKS] = NULL,
|
2017-03-22 10:32:25 +00:00
|
|
|
},
|
|
|
|
.num = NR_CLKS,
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:42 +00:00
|
|
|
static struct clk_regmap *const gxbb_clk_regmaps[] = {
|
2016-05-23 22:44:26 +00:00
|
|
|
&gxbb_gp0_pll,
|
2018-02-12 14:58:42 +00:00
|
|
|
&gxbb_hdmi_pll,
|
2016-05-23 22:44:26 +00:00
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:42 +00:00
|
|
|
static struct clk_regmap *const gxl_clk_regmaps[] = {
|
2017-03-22 10:32:25 +00:00
|
|
|
&gxl_gp0_pll,
|
2018-02-12 14:58:42 +00:00
|
|
|
&gxl_hdmi_pll,
|
2017-03-22 10:32:25 +00:00
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:36 +00:00
|
|
|
static struct clk_regmap *const gx_clk_regmaps[] = {
|
2016-05-23 22:44:26 +00:00
|
|
|
&gxbb_clk81,
|
|
|
|
&gxbb_ddr,
|
|
|
|
&gxbb_dos,
|
|
|
|
&gxbb_isa,
|
|
|
|
&gxbb_pl301,
|
|
|
|
&gxbb_periphs,
|
|
|
|
&gxbb_spicc,
|
|
|
|
&gxbb_i2c,
|
|
|
|
&gxbb_sar_adc,
|
|
|
|
&gxbb_smart_card,
|
|
|
|
&gxbb_rng0,
|
|
|
|
&gxbb_uart0,
|
|
|
|
&gxbb_sdhc,
|
|
|
|
&gxbb_stream,
|
|
|
|
&gxbb_async_fifo,
|
|
|
|
&gxbb_sdio,
|
|
|
|
&gxbb_abuf,
|
|
|
|
&gxbb_hiu_iface,
|
|
|
|
&gxbb_assist_misc,
|
|
|
|
&gxbb_spi,
|
|
|
|
&gxbb_i2s_spdif,
|
|
|
|
&gxbb_eth,
|
|
|
|
&gxbb_demux,
|
|
|
|
&gxbb_aiu_glue,
|
|
|
|
&gxbb_iec958,
|
|
|
|
&gxbb_i2s_out,
|
|
|
|
&gxbb_amclk,
|
|
|
|
&gxbb_aififo2,
|
|
|
|
&gxbb_mixer,
|
|
|
|
&gxbb_mixer_iface,
|
|
|
|
&gxbb_adc,
|
|
|
|
&gxbb_blkmv,
|
|
|
|
&gxbb_aiu,
|
|
|
|
&gxbb_uart1,
|
|
|
|
&gxbb_g2d,
|
|
|
|
&gxbb_usb0,
|
|
|
|
&gxbb_usb1,
|
|
|
|
&gxbb_reset,
|
|
|
|
&gxbb_nand,
|
|
|
|
&gxbb_dos_parser,
|
|
|
|
&gxbb_usb,
|
|
|
|
&gxbb_vdin1,
|
|
|
|
&gxbb_ahb_arb0,
|
|
|
|
&gxbb_efuse,
|
|
|
|
&gxbb_boot_rom,
|
|
|
|
&gxbb_ahb_data_bus,
|
|
|
|
&gxbb_ahb_ctrl_bus,
|
|
|
|
&gxbb_hdmi_intr_sync,
|
|
|
|
&gxbb_hdmi_pclk,
|
|
|
|
&gxbb_usb1_ddr_bridge,
|
|
|
|
&gxbb_usb0_ddr_bridge,
|
|
|
|
&gxbb_mmc_pclk,
|
|
|
|
&gxbb_dvin,
|
|
|
|
&gxbb_uart2,
|
|
|
|
&gxbb_sana,
|
|
|
|
&gxbb_vpu_intr,
|
|
|
|
&gxbb_sec_ahb_ahb3_bridge,
|
|
|
|
&gxbb_clk81_a53,
|
|
|
|
&gxbb_vclk2_venci0,
|
|
|
|
&gxbb_vclk2_venci1,
|
|
|
|
&gxbb_vclk2_vencp0,
|
|
|
|
&gxbb_vclk2_vencp1,
|
|
|
|
&gxbb_gclk_venci_int0,
|
|
|
|
&gxbb_gclk_vencp_int,
|
|
|
|
&gxbb_dac_clk,
|
|
|
|
&gxbb_aoclk_gate,
|
|
|
|
&gxbb_iec958_gate,
|
|
|
|
&gxbb_enc480p,
|
|
|
|
&gxbb_rng1,
|
|
|
|
&gxbb_gclk_venci_int1,
|
|
|
|
&gxbb_vclk2_venclmcc,
|
|
|
|
&gxbb_vclk2_vencl,
|
|
|
|
&gxbb_vclk_other,
|
|
|
|
&gxbb_edp,
|
|
|
|
&gxbb_ao_media_cpu,
|
|
|
|
&gxbb_ao_ahb_sram,
|
|
|
|
&gxbb_ao_ahb_bus,
|
|
|
|
&gxbb_ao_iface,
|
|
|
|
&gxbb_ao_i2c,
|
2016-08-02 21:40:11 +00:00
|
|
|
&gxbb_emmc_a,
|
|
|
|
&gxbb_emmc_b,
|
|
|
|
&gxbb_emmc_c,
|
2017-01-19 14:58:20 +00:00
|
|
|
&gxbb_sar_adc_clk,
|
2017-03-22 10:18:54 +00:00
|
|
|
&gxbb_mali_0,
|
|
|
|
&gxbb_mali_1,
|
2017-01-24 17:35:23 +00:00
|
|
|
&gxbb_cts_amclk,
|
2017-02-20 17:02:34 +00:00
|
|
|
&gxbb_cts_mclk_i958,
|
2017-05-24 09:43:45 +00:00
|
|
|
&gxbb_32k_clk,
|
2017-07-31 11:56:03 +00:00
|
|
|
&gxbb_sd_emmc_a_clk0,
|
|
|
|
&gxbb_sd_emmc_b_clk0,
|
|
|
|
&gxbb_sd_emmc_c_clk0,
|
2017-10-16 15:34:45 +00:00
|
|
|
&gxbb_vpu_0,
|
|
|
|
&gxbb_vpu_1,
|
|
|
|
&gxbb_vapb_0,
|
|
|
|
&gxbb_vapb_1,
|
|
|
|
&gxbb_vapb,
|
2018-02-12 14:58:37 +00:00
|
|
|
&gxbb_mpeg_clk_div,
|
|
|
|
&gxbb_sar_adc_clk_div,
|
|
|
|
&gxbb_mali_0_div,
|
|
|
|
&gxbb_mali_1_div,
|
|
|
|
&gxbb_cts_mclk_i958_div,
|
|
|
|
&gxbb_32k_clk_div,
|
|
|
|
&gxbb_sd_emmc_a_clk0_div,
|
|
|
|
&gxbb_sd_emmc_b_clk0_div,
|
|
|
|
&gxbb_sd_emmc_c_clk0_div,
|
|
|
|
&gxbb_vpu_0_div,
|
|
|
|
&gxbb_vpu_1_div,
|
|
|
|
&gxbb_vapb_0_div,
|
|
|
|
&gxbb_vapb_1_div,
|
2018-02-12 14:58:38 +00:00
|
|
|
&gxbb_mpeg_clk_sel,
|
|
|
|
&gxbb_sar_adc_clk_sel,
|
|
|
|
&gxbb_mali_0_sel,
|
|
|
|
&gxbb_mali_1_sel,
|
|
|
|
&gxbb_mali,
|
|
|
|
&gxbb_cts_amclk_sel,
|
|
|
|
&gxbb_cts_mclk_i958_sel,
|
|
|
|
&gxbb_cts_i958,
|
|
|
|
&gxbb_32k_clk_sel,
|
|
|
|
&gxbb_sd_emmc_a_clk0_sel,
|
|
|
|
&gxbb_sd_emmc_b_clk0_sel,
|
|
|
|
&gxbb_sd_emmc_c_clk0_sel,
|
|
|
|
&gxbb_vpu_0_sel,
|
|
|
|
&gxbb_vpu_1_sel,
|
|
|
|
&gxbb_vpu,
|
|
|
|
&gxbb_vapb_0_sel,
|
|
|
|
&gxbb_vapb_1_sel,
|
|
|
|
&gxbb_vapb_sel,
|
2018-02-12 14:58:40 +00:00
|
|
|
&gxbb_mpll0,
|
|
|
|
&gxbb_mpll1,
|
|
|
|
&gxbb_mpll2,
|
2018-02-12 14:58:43 +00:00
|
|
|
&gxbb_mpll0_div,
|
|
|
|
&gxbb_mpll1_div,
|
|
|
|
&gxbb_mpll2_div,
|
2018-02-12 14:58:41 +00:00
|
|
|
&gxbb_cts_amclk_div,
|
2018-02-12 14:58:42 +00:00
|
|
|
&gxbb_fixed_pll,
|
|
|
|
&gxbb_sys_pll,
|
2018-02-19 11:21:44 +00:00
|
|
|
&gxbb_mpll_prediv,
|
2018-02-19 11:21:45 +00:00
|
|
|
&gxbb_fclk_div2,
|
|
|
|
&gxbb_fclk_div3,
|
|
|
|
&gxbb_fclk_div4,
|
|
|
|
&gxbb_fclk_div5,
|
|
|
|
&gxbb_fclk_div7,
|
2016-05-23 22:44:26 +00:00
|
|
|
};
|
|
|
|
|
2017-03-22 10:32:25 +00:00
|
|
|
struct clkc_data {
|
2018-02-12 14:58:42 +00:00
|
|
|
struct clk_regmap *const *regmap_clks;
|
|
|
|
unsigned int regmap_clks_count;
|
2017-03-22 10:32:25 +00:00
|
|
|
struct clk_hw_onecell_data *hw_onecell_data;
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct clkc_data gxbb_clkc_data = {
|
2018-02-12 14:58:42 +00:00
|
|
|
.regmap_clks = gxbb_clk_regmaps,
|
|
|
|
.regmap_clks_count = ARRAY_SIZE(gxbb_clk_regmaps),
|
2017-03-22 10:32:25 +00:00
|
|
|
.hw_onecell_data = &gxbb_hw_onecell_data,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct clkc_data gxl_clkc_data = {
|
2018-02-12 14:58:42 +00:00
|
|
|
.regmap_clks = gxl_clk_regmaps,
|
|
|
|
.regmap_clks_count = ARRAY_SIZE(gxl_clk_regmaps),
|
2017-03-22 10:32:25 +00:00
|
|
|
.hw_onecell_data = &gxl_hw_onecell_data,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct of_device_id clkc_match_table[] = {
|
|
|
|
{ .compatible = "amlogic,gxbb-clkc", .data = &gxbb_clkc_data },
|
|
|
|
{ .compatible = "amlogic,gxl-clkc", .data = &gxl_clkc_data },
|
|
|
|
{},
|
|
|
|
};
|
|
|
|
|
2018-02-12 14:58:35 +00:00
|
|
|
static const struct regmap_config clkc_regmap_config = {
|
|
|
|
.reg_bits = 32,
|
|
|
|
.val_bits = 32,
|
|
|
|
.reg_stride = 4,
|
|
|
|
};
|
|
|
|
|
2016-05-23 22:44:26 +00:00
|
|
|
static int gxbb_clkc_probe(struct platform_device *pdev)
|
|
|
|
{
|
2017-03-22 10:32:25 +00:00
|
|
|
const struct clkc_data *clkc_data;
|
2018-02-12 14:58:35 +00:00
|
|
|
struct resource *res;
|
2016-05-23 22:44:26 +00:00
|
|
|
void __iomem *clk_base;
|
2018-02-12 14:58:35 +00:00
|
|
|
struct regmap *map;
|
2018-02-12 14:58:30 +00:00
|
|
|
int ret, i;
|
2016-05-23 22:44:26 +00:00
|
|
|
struct device *dev = &pdev->dev;
|
|
|
|
|
2018-02-12 14:58:28 +00:00
|
|
|
clkc_data = of_device_get_match_data(dev);
|
2017-03-22 10:32:25 +00:00
|
|
|
if (!clkc_data)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2018-02-12 14:58:46 +00:00
|
|
|
/* Get the hhi system controller node if available */
|
|
|
|
map = syscon_node_to_regmap(of_get_parent(dev->of_node));
|
|
|
|
if (IS_ERR(map)) {
|
|
|
|
dev_err(dev,
|
|
|
|
"failed to get HHI regmap - Trying obsolete regs\n");
|
2018-02-12 14:58:35 +00:00
|
|
|
|
2018-02-12 14:58:46 +00:00
|
|
|
/*
|
|
|
|
* FIXME: HHI registers should be accessed through
|
|
|
|
* the appropriate system controller. This is required because
|
|
|
|
* there is more than just clocks in this register space
|
|
|
|
*
|
|
|
|
* This fallback method is only provided temporarily until
|
|
|
|
* all the platform DTs are properly using the syscon node
|
|
|
|
*/
|
|
|
|
res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
|
|
|
if (!res)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
clk_base = devm_ioremap(dev, res->start, resource_size(res));
|
|
|
|
if (!clk_base) {
|
|
|
|
dev_err(dev, "Unable to map clk base\n");
|
|
|
|
return -ENXIO;
|
|
|
|
}
|
2016-05-23 22:44:26 +00:00
|
|
|
|
2018-02-12 14:58:46 +00:00
|
|
|
map = devm_regmap_init_mmio(dev, clk_base,
|
|
|
|
&clkc_regmap_config);
|
|
|
|
if (IS_ERR(map))
|
|
|
|
return PTR_ERR(map);
|
|
|
|
}
|
2018-02-12 14:58:35 +00:00
|
|
|
|
2018-02-12 14:58:36 +00:00
|
|
|
/* Populate regmap for the common regmap backed clocks */
|
|
|
|
for (i = 0; i < ARRAY_SIZE(gx_clk_regmaps); i++)
|
|
|
|
gx_clk_regmaps[i]->map = map;
|
2018-02-12 14:58:30 +00:00
|
|
|
|
2018-02-12 14:58:42 +00:00
|
|
|
/* Populate regmap for soc specific clocks */
|
|
|
|
for (i = 0; i < clkc_data->regmap_clks_count; i++)
|
|
|
|
clkc_data->regmap_clks[i]->map = map;
|
|
|
|
|
2018-02-12 14:58:30 +00:00
|
|
|
/* Register all clks */
|
|
|
|
for (i = 0; i < clkc_data->hw_onecell_data->num; i++) {
|
2017-03-28 08:47:22 +00:00
|
|
|
/* array might be sparse */
|
2018-02-12 14:58:30 +00:00
|
|
|
if (!clkc_data->hw_onecell_data->hws[i])
|
2017-03-28 08:47:22 +00:00
|
|
|
continue;
|
|
|
|
|
2017-03-22 10:32:25 +00:00
|
|
|
ret = devm_clk_hw_register(dev,
|
2018-02-12 14:58:30 +00:00
|
|
|
clkc_data->hw_onecell_data->hws[i]);
|
2018-02-12 14:58:35 +00:00
|
|
|
if (ret) {
|
|
|
|
dev_err(dev, "Clock registration failed\n");
|
|
|
|
return ret;
|
|
|
|
}
|
2016-05-23 22:44:26 +00:00
|
|
|
}
|
|
|
|
|
2018-02-12 14:58:29 +00:00
|
|
|
return devm_of_clk_add_hw_provider(dev, of_clk_hw_onecell_get,
|
|
|
|
clkc_data->hw_onecell_data);
|
2016-05-23 22:44:26 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static struct platform_driver gxbb_driver = {
|
|
|
|
.probe = gxbb_clkc_probe,
|
|
|
|
.driver = {
|
|
|
|
.name = "gxbb-clkc",
|
2017-03-22 10:32:25 +00:00
|
|
|
.of_match_table = clkc_match_table,
|
2016-05-23 22:44:26 +00:00
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2016-08-08 13:55:20 +00:00
|
|
|
builtin_platform_driver(gxbb_driver);
|