2014-07-01 01:02:57 +00:00
|
|
|
* Rockchip SPI Controller
|
|
|
|
|
|
|
|
The Rockchip SPI controller is used to interface with various devices such as flash
|
|
|
|
and display controllers using the SPI communication interface.
|
|
|
|
|
|
|
|
Required Properties:
|
|
|
|
|
|
|
|
- compatible: should be one of the following.
|
2016-05-19 23:56:20 +00:00
|
|
|
"rockchip,rk3036-spi" for rk3036 SoCS.
|
|
|
|
"rockchip,rk3066-spi" for rk3066 SoCs.
|
|
|
|
"rockchip,rk3188-spi" for rk3188 SoCs.
|
|
|
|
"rockchip,rk3228-spi" for rk3228 SoCS.
|
|
|
|
"rockchip,rk3288-spi" for rk3288 SoCs.
|
|
|
|
"rockchip,rk3368-spi" for rk3368 SoCs.
|
|
|
|
"rockchip,rk3399-spi" for rk3399 SoCs.
|
2014-07-01 01:02:57 +00:00
|
|
|
- reg: physical base address of the controller and length of memory mapped
|
|
|
|
region.
|
|
|
|
- interrupts: The interrupt number to the cpu. The interrupt specifier format
|
|
|
|
depends on the interrupt controller.
|
|
|
|
- clocks: Must contain an entry for each entry in clock-names.
|
|
|
|
- clock-names: Shall be "spiclk" for the transfer-clock, and "apb_pclk" for
|
|
|
|
the peripheral clock.
|
2014-09-03 20:44:27 +00:00
|
|
|
- #address-cells: should be 1.
|
|
|
|
- #size-cells: should be 0.
|
|
|
|
|
|
|
|
Optional Properties:
|
|
|
|
|
2014-07-01 01:02:57 +00:00
|
|
|
- dmas: DMA specifiers for tx and rx dma. See the DMA client binding,
|
|
|
|
Documentation/devicetree/bindings/dma/dma.txt
|
|
|
|
- dma-names: DMA request names should include "tx" and "rx" if present.
|
2015-03-26 23:30:25 +00:00
|
|
|
- rx-sample-delay-ns: nanoseconds to delay after the SCLK edge before sampling
|
|
|
|
Rx data (may need to be fine tuned for high capacitance lines).
|
|
|
|
No delay (0) by default.
|
2014-09-03 20:44:27 +00:00
|
|
|
|
2014-07-01 01:02:57 +00:00
|
|
|
|
|
|
|
Example:
|
|
|
|
|
|
|
|
spi0: spi@ff110000 {
|
|
|
|
compatible = "rockchip,rk3066-spi";
|
|
|
|
reg = <0xff110000 0x1000>;
|
|
|
|
dmas = <&pdma1 11>, <&pdma1 12>;
|
|
|
|
dma-names = "tx", "rx";
|
2015-03-26 23:30:25 +00:00
|
|
|
rx-sample-delay-ns = <10>;
|
2014-07-01 01:02:57 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
|
|
|
|
clock-names = "spiclk", "apb_pclk";
|
|
|
|
};
|