2013-01-22 00:36:12 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2012 ARM Ltd.
|
|
|
|
* Author: Marc Zyngier <marc.zyngier@arm.com>
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __ASM_ARM_KVM_VGIC_H
|
|
|
|
#define __ASM_ARM_KVM_VGIC_H
|
|
|
|
|
2013-01-22 00:36:14 +00:00
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/kvm.h>
|
|
|
|
#include <linux/irqreturn.h>
|
|
|
|
#include <linux/spinlock.h>
|
|
|
|
#include <linux/types.h>
|
2015-03-26 14:39:34 +00:00
|
|
|
#include <kvm/iodev.h>
|
2013-01-22 00:36:12 +00:00
|
|
|
|
2014-07-08 11:09:05 +00:00
|
|
|
#define VGIC_NR_IRQS_LEGACY 256
|
2013-01-22 00:36:14 +00:00
|
|
|
#define VGIC_NR_SGIS 16
|
|
|
|
#define VGIC_NR_PPIS 16
|
|
|
|
#define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
|
2014-02-04 18:13:03 +00:00
|
|
|
|
|
|
|
#define VGIC_V2_MAX_LRS (1 << 6)
|
2013-07-12 14:15:23 +00:00
|
|
|
#define VGIC_V3_MAX_LRS 16
|
2014-07-08 11:09:04 +00:00
|
|
|
#define VGIC_MAX_IRQS 1024
|
2014-06-02 14:26:01 +00:00
|
|
|
#define VGIC_V2_MAX_CPUS 8
|
arm/arm64: KVM: Remove 'config KVM_ARM_MAX_VCPUS'
This patch removes config option of KVM_ARM_MAX_VCPUS,
and like other ARCHs, just choose the maximum allowed
value from hardware, and follows the reasons:
1) from distribution view, the option has to be
defined as the max allowed value because it need to
meet all kinds of virtulization applications and
need to support most of SoCs;
2) using a bigger value doesn't introduce extra memory
consumption, and the help text in Kconfig isn't accurate
because kvm_vpu structure isn't allocated until request
of creating VCPU is sent from QEMU;
3) the main effect is that the field of vcpus[] in 'struct kvm'
becomes a bit bigger(sizeof(void *) per vcpu) and need more cache
lines to hold the structure, but 'struct kvm' is one generic struct,
and it has worked well on other ARCHs already in this way. Also,
the world switch frequecy is often low, for example, it is ~2000
when running kernel building load in VM from APM xgene KVM host,
so the effect is very small, and the difference can't be observed
in my test at all.
Cc: Dann Frazier <dann.frazier@canonical.com>
Signed-off-by: Ming Lei <ming.lei@canonical.com>
Reviewed-by: Christoffer Dall <christoffer.dall@linaro.org>
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
2015-09-02 06:31:21 +00:00
|
|
|
#define VGIC_V3_MAX_CPUS 255
|
2013-01-22 00:36:14 +00:00
|
|
|
|
2014-07-08 11:09:05 +00:00
|
|
|
#if (VGIC_NR_IRQS_LEGACY & 31)
|
2013-01-22 00:36:14 +00:00
|
|
|
#error "VGIC_NR_IRQS must be a multiple of 32"
|
|
|
|
#endif
|
|
|
|
|
2014-07-08 11:09:05 +00:00
|
|
|
#if (VGIC_NR_IRQS_LEGACY > VGIC_MAX_IRQS)
|
2013-01-22 00:36:14 +00:00
|
|
|
#error "VGIC_NR_IRQS must be <= 1024"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The GIC distributor registers describing interrupts have two parts:
|
|
|
|
* - 32 per-CPU interrupts (SGI + PPI)
|
|
|
|
* - a bunch of shared interrupts (SPI)
|
|
|
|
*/
|
|
|
|
struct vgic_bitmap {
|
2014-07-08 11:09:01 +00:00
|
|
|
/*
|
|
|
|
* - One UL per VCPU for private interrupts (assumes UL is at
|
|
|
|
* least 32 bits)
|
|
|
|
* - As many UL as necessary for shared interrupts.
|
|
|
|
*
|
|
|
|
* The private interrupts are accessed via the "private"
|
|
|
|
* field, one UL per vcpu (the state for vcpu n is in
|
|
|
|
* private[n]). The shared interrupts are accessed via the
|
|
|
|
* "shared" pointer (IRQn state is at bit n-32 in the bitmap).
|
|
|
|
*/
|
|
|
|
unsigned long *private;
|
|
|
|
unsigned long *shared;
|
2013-01-22 00:36:14 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
struct vgic_bytemap {
|
2014-07-08 11:09:01 +00:00
|
|
|
/*
|
|
|
|
* - 8 u32 per VCPU for private interrupts
|
|
|
|
* - As many u32 as necessary for shared interrupts.
|
|
|
|
*
|
|
|
|
* The private interrupts are accessed via the "private"
|
|
|
|
* field, (the state for vcpu n is in private[n*8] to
|
|
|
|
* private[n*8 + 7]). The shared interrupts are accessed via
|
|
|
|
* the "shared" pointer (IRQn state is at byte (n-32)%4 of the
|
|
|
|
* shared[(n-32)/4] word).
|
|
|
|
*/
|
|
|
|
u32 *private;
|
|
|
|
u32 *shared;
|
2013-01-22 00:36:14 +00:00
|
|
|
};
|
|
|
|
|
2013-06-03 14:55:02 +00:00
|
|
|
struct kvm_vcpu;
|
|
|
|
|
2013-06-21 10:57:56 +00:00
|
|
|
enum vgic_type {
|
|
|
|
VGIC_V2, /* Good ol' GICv2 */
|
2013-07-12 14:15:23 +00:00
|
|
|
VGIC_V3, /* New fancy GICv3 */
|
2013-06-21 10:57:56 +00:00
|
|
|
};
|
|
|
|
|
2013-06-03 14:55:02 +00:00
|
|
|
#define LR_STATE_PENDING (1 << 0)
|
|
|
|
#define LR_STATE_ACTIVE (1 << 1)
|
|
|
|
#define LR_STATE_MASK (3 << 0)
|
|
|
|
#define LR_EOI_INT (1 << 2)
|
2015-06-08 14:21:32 +00:00
|
|
|
#define LR_HW (1 << 3)
|
2013-06-03 14:55:02 +00:00
|
|
|
|
|
|
|
struct vgic_lr {
|
2015-06-08 14:21:32 +00:00
|
|
|
unsigned irq:10;
|
|
|
|
union {
|
|
|
|
unsigned hwirq:10;
|
|
|
|
unsigned source:3;
|
|
|
|
};
|
|
|
|
unsigned state:4;
|
2013-06-03 14:55:02 +00:00
|
|
|
};
|
|
|
|
|
2014-02-04 17:48:10 +00:00
|
|
|
struct vgic_vmcr {
|
|
|
|
u32 ctlr;
|
|
|
|
u32 abpr;
|
|
|
|
u32 bpr;
|
|
|
|
u32 pmr;
|
|
|
|
};
|
|
|
|
|
2013-06-03 14:55:02 +00:00
|
|
|
struct vgic_ops {
|
|
|
|
struct vgic_lr (*get_lr)(const struct kvm_vcpu *, int);
|
|
|
|
void (*set_lr)(struct kvm_vcpu *, int, struct vgic_lr);
|
2013-06-04 09:29:39 +00:00
|
|
|
u64 (*get_elrsr)(const struct kvm_vcpu *vcpu);
|
2013-06-04 09:33:43 +00:00
|
|
|
u64 (*get_eisr)(const struct kvm_vcpu *vcpu);
|
2015-03-13 17:02:56 +00:00
|
|
|
void (*clear_eisr)(struct kvm_vcpu *vcpu);
|
2013-06-04 10:02:10 +00:00
|
|
|
u32 (*get_interrupt_status)(const struct kvm_vcpu *vcpu);
|
2013-06-04 10:24:17 +00:00
|
|
|
void (*enable_underflow)(struct kvm_vcpu *vcpu);
|
|
|
|
void (*disable_underflow)(struct kvm_vcpu *vcpu);
|
2014-02-04 17:48:10 +00:00
|
|
|
void (*get_vmcr)(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
|
|
|
|
void (*set_vmcr)(struct kvm_vcpu *vcpu, struct vgic_vmcr *vmcr);
|
2013-06-04 10:36:38 +00:00
|
|
|
void (*enable)(struct kvm_vcpu *vcpu);
|
2013-06-03 14:55:02 +00:00
|
|
|
};
|
|
|
|
|
2013-06-18 18:17:28 +00:00
|
|
|
struct vgic_params {
|
2013-06-21 10:57:56 +00:00
|
|
|
/* vgic type */
|
|
|
|
enum vgic_type type;
|
2013-06-18 18:17:28 +00:00
|
|
|
/* Physical address of vgic virtual cpu interface */
|
|
|
|
phys_addr_t vcpu_base;
|
|
|
|
/* Number of list registers */
|
|
|
|
u32 nr_lr;
|
|
|
|
/* Interrupt number */
|
|
|
|
unsigned int maint_irq;
|
|
|
|
/* Virtual control interface base address */
|
|
|
|
void __iomem *vctrl_base;
|
2014-06-02 14:26:01 +00:00
|
|
|
int max_gic_vcpus;
|
2014-06-03 08:26:03 +00:00
|
|
|
/* Only needed for the legacy KVM_CREATE_IRQCHIP */
|
|
|
|
bool can_emulate_gicv2;
|
2013-06-18 18:17:28 +00:00
|
|
|
};
|
|
|
|
|
2014-06-02 14:19:12 +00:00
|
|
|
struct vgic_vm_ops {
|
|
|
|
bool (*queue_sgi)(struct kvm_vcpu *, int irq);
|
|
|
|
void (*add_sgi_source)(struct kvm_vcpu *, int irq, int source);
|
|
|
|
int (*init_model)(struct kvm *);
|
|
|
|
int (*map_resources)(struct kvm *, const struct vgic_params *);
|
|
|
|
};
|
|
|
|
|
2015-03-26 14:39:34 +00:00
|
|
|
struct vgic_io_device {
|
|
|
|
gpa_t addr;
|
|
|
|
int len;
|
|
|
|
const struct vgic_io_range *reg_ranges;
|
|
|
|
struct kvm_vcpu *redist_vcpu;
|
|
|
|
struct kvm_io_device dev;
|
|
|
|
};
|
|
|
|
|
2014-06-23 16:37:18 +00:00
|
|
|
struct irq_phys_map {
|
|
|
|
u32 virt_irq;
|
|
|
|
u32 phys_irq;
|
|
|
|
u32 irq;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct irq_phys_map_entry {
|
|
|
|
struct list_head entry;
|
|
|
|
struct rcu_head rcu;
|
|
|
|
struct irq_phys_map map;
|
|
|
|
};
|
|
|
|
|
2013-01-22 00:36:12 +00:00
|
|
|
struct vgic_dist {
|
2013-01-22 00:36:14 +00:00
|
|
|
spinlock_t lock;
|
2014-05-15 09:03:25 +00:00
|
|
|
bool in_kernel;
|
2013-01-22 00:36:16 +00:00
|
|
|
bool ready;
|
2013-01-22 00:36:14 +00:00
|
|
|
|
2014-06-03 07:33:10 +00:00
|
|
|
/* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
|
|
|
|
u32 vgic_model;
|
|
|
|
|
2014-07-08 11:09:01 +00:00
|
|
|
int nr_cpus;
|
|
|
|
int nr_irqs;
|
|
|
|
|
2013-01-22 00:36:14 +00:00
|
|
|
/* Virtual control interface mapping */
|
|
|
|
void __iomem *vctrl_base;
|
|
|
|
|
2013-01-22 00:36:13 +00:00
|
|
|
/* Distributor and vcpu interface mapping in the guest */
|
|
|
|
phys_addr_t vgic_dist_base;
|
2014-06-06 22:54:51 +00:00
|
|
|
/* GICv2 and GICv3 use different mapped register blocks */
|
|
|
|
union {
|
|
|
|
phys_addr_t vgic_cpu_base;
|
|
|
|
phys_addr_t vgic_redist_base;
|
|
|
|
};
|
2013-01-22 00:36:14 +00:00
|
|
|
|
|
|
|
/* Distributor enabled */
|
|
|
|
u32 enabled;
|
|
|
|
|
|
|
|
/* Interrupt enabled (one bit per IRQ) */
|
|
|
|
struct vgic_bitmap irq_enabled;
|
|
|
|
|
2014-06-14 19:54:51 +00:00
|
|
|
/* Level-triggered interrupt external input is asserted */
|
|
|
|
struct vgic_bitmap irq_level;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Interrupt state is pending on the distributor
|
|
|
|
*/
|
2014-06-09 10:27:18 +00:00
|
|
|
struct vgic_bitmap irq_pending;
|
2013-01-22 00:36:14 +00:00
|
|
|
|
2014-06-14 19:54:51 +00:00
|
|
|
/*
|
|
|
|
* Tracks writes to GICD_ISPENDRn and GICD_ICPENDRn for level-triggered
|
|
|
|
* interrupts. Essentially holds the state of the flip-flop in
|
|
|
|
* Figure 4-10 on page 4-101 in ARM IHI 0048B.b.
|
|
|
|
* Once set, it is only cleared for level-triggered interrupts on
|
|
|
|
* guest ACKs (when we queue it) or writes to GICD_ICPENDRn.
|
|
|
|
*/
|
|
|
|
struct vgic_bitmap irq_soft_pend;
|
|
|
|
|
2014-06-09 10:55:13 +00:00
|
|
|
/* Level-triggered interrupt queued on VCPU interface */
|
|
|
|
struct vgic_bitmap irq_queued;
|
2013-01-22 00:36:14 +00:00
|
|
|
|
2015-03-13 17:02:54 +00:00
|
|
|
/* Interrupt was active when unqueue from VCPU interface */
|
|
|
|
struct vgic_bitmap irq_active;
|
|
|
|
|
2013-01-22 00:36:14 +00:00
|
|
|
/* Interrupt priority. Not used yet. */
|
|
|
|
struct vgic_bytemap irq_priority;
|
|
|
|
|
|
|
|
/* Level/edge triggered */
|
|
|
|
struct vgic_bitmap irq_cfg;
|
|
|
|
|
2014-07-08 11:09:01 +00:00
|
|
|
/*
|
|
|
|
* Source CPU per SGI and target CPU:
|
|
|
|
*
|
|
|
|
* Each byte represent a SGI observable on a VCPU, each bit of
|
|
|
|
* this byte indicating if the corresponding VCPU has
|
|
|
|
* generated this interrupt. This is a GICv2 feature only.
|
|
|
|
*
|
|
|
|
* For VCPUn (n < 8), irq_sgi_sources[n*16] to [n*16 + 15] are
|
|
|
|
* the SGIs observable on VCPUn.
|
|
|
|
*/
|
|
|
|
u8 *irq_sgi_sources;
|
2013-01-22 00:36:14 +00:00
|
|
|
|
2014-07-08 11:09:01 +00:00
|
|
|
/*
|
|
|
|
* Target CPU for each SPI:
|
|
|
|
*
|
|
|
|
* Array of available SPI, each byte indicating the target
|
|
|
|
* VCPU for SPI. IRQn (n >=32) is at irq_spi_cpu[n-32].
|
|
|
|
*/
|
|
|
|
u8 *irq_spi_cpu;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Reverse lookup of irq_spi_cpu for faster compute pending:
|
|
|
|
*
|
|
|
|
* Array of bitmaps, one per VCPU, describing if IRQn is
|
|
|
|
* routed to a particular VCPU.
|
|
|
|
*/
|
|
|
|
struct vgic_bitmap *irq_spi_target;
|
2013-01-22 00:36:14 +00:00
|
|
|
|
2014-06-06 22:54:51 +00:00
|
|
|
/* Target MPIDR for each IRQ (needed for GICv3 IROUTERn) only */
|
|
|
|
u32 *irq_spi_mpidr;
|
|
|
|
|
2013-01-22 00:36:14 +00:00
|
|
|
/* Bitmap indicating which CPU has something pending */
|
2014-07-08 11:09:01 +00:00
|
|
|
unsigned long *irq_pending_on_cpu;
|
2014-06-02 14:19:12 +00:00
|
|
|
|
2015-03-13 17:02:54 +00:00
|
|
|
/* Bitmap indicating which CPU has active IRQs */
|
|
|
|
unsigned long *irq_active_on_cpu;
|
|
|
|
|
2014-06-02 14:19:12 +00:00
|
|
|
struct vgic_vm_ops vm_ops;
|
2015-03-26 14:39:35 +00:00
|
|
|
struct vgic_io_device dist_iodev;
|
2015-03-26 14:39:37 +00:00
|
|
|
struct vgic_io_device *redist_iodevs;
|
2014-06-23 16:37:18 +00:00
|
|
|
|
|
|
|
/* Virtual irq to hwirq mapping */
|
|
|
|
spinlock_t irq_phys_map_lock;
|
|
|
|
struct list_head irq_phys_map_list;
|
2013-01-22 00:36:12 +00:00
|
|
|
};
|
|
|
|
|
2013-05-30 09:20:36 +00:00
|
|
|
struct vgic_v2_cpu_if {
|
|
|
|
u32 vgic_hcr;
|
|
|
|
u32 vgic_vmcr;
|
|
|
|
u32 vgic_misr; /* Saved only */
|
2014-09-28 14:04:26 +00:00
|
|
|
u64 vgic_eisr; /* Saved only */
|
|
|
|
u64 vgic_elrsr; /* Saved only */
|
2013-05-30 09:20:36 +00:00
|
|
|
u32 vgic_apr;
|
2014-02-04 18:13:03 +00:00
|
|
|
u32 vgic_lr[VGIC_V2_MAX_LRS];
|
2013-05-30 09:20:36 +00:00
|
|
|
};
|
|
|
|
|
2013-07-12 14:15:23 +00:00
|
|
|
struct vgic_v3_cpu_if {
|
2015-10-01 12:47:19 +00:00
|
|
|
#ifdef CONFIG_KVM_ARM_VGIC_V3
|
2013-07-12 14:15:23 +00:00
|
|
|
u32 vgic_hcr;
|
|
|
|
u32 vgic_vmcr;
|
2014-06-03 06:58:15 +00:00
|
|
|
u32 vgic_sre; /* Restored only, change ignored */
|
2013-07-12 14:15:23 +00:00
|
|
|
u32 vgic_misr; /* Saved only */
|
|
|
|
u32 vgic_eisr; /* Saved only */
|
|
|
|
u32 vgic_elrsr; /* Saved only */
|
|
|
|
u32 vgic_ap0r[4];
|
|
|
|
u32 vgic_ap1r[4];
|
|
|
|
u64 vgic_lr[VGIC_V3_MAX_LRS];
|
|
|
|
#endif
|
|
|
|
};
|
|
|
|
|
2013-01-22 00:36:12 +00:00
|
|
|
struct vgic_cpu {
|
2015-03-13 17:02:54 +00:00
|
|
|
/* Pending/active/both interrupts on this VCPU */
|
2015-10-15 20:16:28 +00:00
|
|
|
DECLARE_BITMAP(pending_percpu, VGIC_NR_PRIVATE_IRQS);
|
|
|
|
DECLARE_BITMAP(active_percpu, VGIC_NR_PRIVATE_IRQS);
|
|
|
|
DECLARE_BITMAP(pend_act_percpu, VGIC_NR_PRIVATE_IRQS);
|
2015-03-13 17:02:54 +00:00
|
|
|
|
|
|
|
/* Pending/active/both shared interrupts, dynamically sized */
|
2014-07-08 11:09:01 +00:00
|
|
|
unsigned long *pending_shared;
|
2015-03-13 17:02:54 +00:00
|
|
|
unsigned long *active_shared;
|
|
|
|
unsigned long *pend_act_shared;
|
2013-01-22 00:36:14 +00:00
|
|
|
|
|
|
|
/* Number of list registers on this CPU */
|
|
|
|
int nr_lr;
|
|
|
|
|
|
|
|
/* CPU vif control registers for world switch */
|
2013-05-30 09:20:36 +00:00
|
|
|
union {
|
|
|
|
struct vgic_v2_cpu_if vgic_v2;
|
2013-07-12 14:15:23 +00:00
|
|
|
struct vgic_v3_cpu_if vgic_v3;
|
2013-05-30 09:20:36 +00:00
|
|
|
};
|
2014-06-23 16:37:18 +00:00
|
|
|
|
|
|
|
/* Protected by the distributor's irq_phys_map_lock */
|
|
|
|
struct list_head irq_phys_map_list;
|
2013-01-22 00:36:12 +00:00
|
|
|
};
|
|
|
|
|
2013-01-22 00:36:14 +00:00
|
|
|
#define LR_EMPTY 0xff
|
|
|
|
|
2013-06-04 10:02:10 +00:00
|
|
|
#define INT_STATUS_EOI (1 << 0)
|
|
|
|
#define INT_STATUS_UNDERFLOW (1 << 1)
|
|
|
|
|
2013-01-22 00:36:12 +00:00
|
|
|
struct kvm;
|
|
|
|
struct kvm_vcpu;
|
|
|
|
|
2013-09-23 21:55:56 +00:00
|
|
|
int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
|
2013-01-22 00:36:16 +00:00
|
|
|
int kvm_vgic_hyp_init(void);
|
2014-12-04 15:02:24 +00:00
|
|
|
int kvm_vgic_map_resources(struct kvm *kvm);
|
2014-06-02 14:26:01 +00:00
|
|
|
int kvm_vgic_get_max_vcpus(void);
|
2014-06-23 16:37:18 +00:00
|
|
|
void kvm_vgic_early_init(struct kvm *kvm);
|
2014-06-03 07:33:10 +00:00
|
|
|
int kvm_vgic_create(struct kvm *kvm, u32 type);
|
2014-07-08 11:09:01 +00:00
|
|
|
void kvm_vgic_destroy(struct kvm *kvm);
|
2014-06-23 16:37:18 +00:00
|
|
|
void kvm_vgic_vcpu_early_init(struct kvm_vcpu *vcpu);
|
2014-07-08 11:09:01 +00:00
|
|
|
void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
|
2013-01-22 00:36:14 +00:00
|
|
|
void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
|
|
|
|
void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
|
2013-01-22 00:36:15 +00:00
|
|
|
int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int irq_num,
|
|
|
|
bool level);
|
2015-07-24 10:30:43 +00:00
|
|
|
int kvm_vgic_inject_mapped_irq(struct kvm *kvm, int cpuid,
|
|
|
|
struct irq_phys_map *map, bool level);
|
2014-06-03 08:13:13 +00:00
|
|
|
void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
|
2013-01-22 00:36:14 +00:00
|
|
|
int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
|
2015-03-13 17:02:54 +00:00
|
|
|
int kvm_vgic_vcpu_active_irq(struct kvm_vcpu *vcpu);
|
2014-06-23 16:37:18 +00:00
|
|
|
struct irq_phys_map *kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu,
|
|
|
|
int virt_irq, int irq);
|
|
|
|
int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, struct irq_phys_map *map);
|
2013-01-22 00:36:12 +00:00
|
|
|
|
2014-05-15 09:03:25 +00:00
|
|
|
#define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
|
2014-12-09 13:30:36 +00:00
|
|
|
#define vgic_initialized(k) (!!((k)->arch.vgic.nr_cpus))
|
2014-12-09 13:28:09 +00:00
|
|
|
#define vgic_ready(k) ((k)->arch.vgic.ready)
|
2013-01-22 00:36:14 +00:00
|
|
|
|
2014-02-04 18:13:03 +00:00
|
|
|
int vgic_v2_probe(struct device_node *vgic_node,
|
|
|
|
const struct vgic_ops **ops,
|
|
|
|
const struct vgic_params **params);
|
2015-10-01 12:47:19 +00:00
|
|
|
#ifdef CONFIG_KVM_ARM_VGIC_V3
|
2013-07-12 14:15:23 +00:00
|
|
|
int vgic_v3_probe(struct device_node *vgic_node,
|
|
|
|
const struct vgic_ops **ops,
|
|
|
|
const struct vgic_params **params);
|
|
|
|
#else
|
|
|
|
static inline int vgic_v3_probe(struct device_node *vgic_node,
|
|
|
|
const struct vgic_ops **ops,
|
|
|
|
const struct vgic_params **params)
|
|
|
|
{
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
#endif
|
2014-02-04 18:13:03 +00:00
|
|
|
|
2013-01-22 00:36:12 +00:00
|
|
|
#endif
|