2018-12-05 12:54:09 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
|
|
|
//
|
|
|
|
// Copyright (C) 2017 Socionext Inc.
|
|
|
|
// Author: Masahiro Yamada <yamada.masahiro@socionext.com>
|
2017-10-12 11:36:16 +00:00
|
|
|
|
2018-10-16 04:11:33 +00:00
|
|
|
#include <linux/bits.h>
|
2017-10-12 11:36:16 +00:00
|
|
|
#include <linux/gpio/driver.h>
|
|
|
|
#include <linux/irq.h>
|
|
|
|
#include <linux/irqdomain.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/of.h>
|
|
|
|
#include <linux/of_device.h>
|
|
|
|
#include <linux/of_irq.h>
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <linux/spinlock.h>
|
|
|
|
#include <dt-bindings/gpio/uniphier-gpio.h>
|
|
|
|
|
|
|
|
#define UNIPHIER_GPIO_IRQ_MAX_NUM 24
|
|
|
|
|
|
|
|
#define UNIPHIER_GPIO_PORT_DATA 0x0 /* data */
|
|
|
|
#define UNIPHIER_GPIO_PORT_DIR 0x4 /* direction (1:in, 0:out) */
|
|
|
|
#define UNIPHIER_GPIO_IRQ_EN 0x90 /* irq enable */
|
|
|
|
#define UNIPHIER_GPIO_IRQ_MODE 0x94 /* irq mode (1: both edge) */
|
|
|
|
#define UNIPHIER_GPIO_IRQ_FLT_EN 0x98 /* noise filter enable */
|
|
|
|
#define UNIPHIER_GPIO_IRQ_FLT_CYC 0x9c /* noise filter clock cycle */
|
|
|
|
|
|
|
|
struct uniphier_gpio_priv {
|
|
|
|
struct gpio_chip chip;
|
|
|
|
struct irq_chip irq_chip;
|
|
|
|
struct irq_domain *domain;
|
|
|
|
void __iomem *regs;
|
|
|
|
spinlock_t lock;
|
2020-02-11 21:06:18 +00:00
|
|
|
u32 saved_vals[];
|
2017-10-12 11:36:16 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
static unsigned int uniphier_gpio_bank_to_reg(unsigned int bank)
|
|
|
|
{
|
|
|
|
unsigned int reg;
|
|
|
|
|
|
|
|
reg = (bank + 1) * 8;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Unfortunately, the GPIO port registers are not contiguous because
|
|
|
|
* offset 0x90-0x9f is used for IRQ. Add 0x10 when crossing the region.
|
|
|
|
*/
|
|
|
|
if (reg >= UNIPHIER_GPIO_IRQ_EN)
|
|
|
|
reg += 0x10;
|
|
|
|
|
|
|
|
return reg;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void uniphier_gpio_get_bank_and_mask(unsigned int offset,
|
|
|
|
unsigned int *bank, u32 *mask)
|
|
|
|
{
|
|
|
|
*bank = offset / UNIPHIER_GPIO_LINES_PER_BANK;
|
|
|
|
*mask = BIT(offset % UNIPHIER_GPIO_LINES_PER_BANK);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void uniphier_gpio_reg_update(struct uniphier_gpio_priv *priv,
|
|
|
|
unsigned int reg, u32 mask, u32 val)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
u32 tmp;
|
|
|
|
|
|
|
|
spin_lock_irqsave(&priv->lock, flags);
|
|
|
|
tmp = readl(priv->regs + reg);
|
|
|
|
tmp &= ~mask;
|
|
|
|
tmp |= mask & val;
|
|
|
|
writel(tmp, priv->regs + reg);
|
|
|
|
spin_unlock_irqrestore(&priv->lock, flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void uniphier_gpio_bank_write(struct gpio_chip *chip, unsigned int bank,
|
|
|
|
unsigned int reg, u32 mask, u32 val)
|
|
|
|
{
|
|
|
|
struct uniphier_gpio_priv *priv = gpiochip_get_data(chip);
|
|
|
|
|
|
|
|
if (!mask)
|
|
|
|
return;
|
|
|
|
|
|
|
|
uniphier_gpio_reg_update(priv, uniphier_gpio_bank_to_reg(bank) + reg,
|
|
|
|
mask, val);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void uniphier_gpio_offset_write(struct gpio_chip *chip,
|
|
|
|
unsigned int offset, unsigned int reg,
|
|
|
|
int val)
|
|
|
|
{
|
|
|
|
unsigned int bank;
|
|
|
|
u32 mask;
|
|
|
|
|
|
|
|
uniphier_gpio_get_bank_and_mask(offset, &bank, &mask);
|
|
|
|
|
|
|
|
uniphier_gpio_bank_write(chip, bank, reg, mask, val ? mask : 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int uniphier_gpio_offset_read(struct gpio_chip *chip,
|
|
|
|
unsigned int offset, unsigned int reg)
|
|
|
|
{
|
|
|
|
struct uniphier_gpio_priv *priv = gpiochip_get_data(chip);
|
|
|
|
unsigned int bank, reg_offset;
|
|
|
|
u32 mask;
|
|
|
|
|
|
|
|
uniphier_gpio_get_bank_and_mask(offset, &bank, &mask);
|
|
|
|
reg_offset = uniphier_gpio_bank_to_reg(bank) + reg;
|
|
|
|
|
|
|
|
return !!(readl(priv->regs + reg_offset) & mask);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int uniphier_gpio_get_direction(struct gpio_chip *chip,
|
|
|
|
unsigned int offset)
|
|
|
|
{
|
2019-11-06 08:54:12 +00:00
|
|
|
if (uniphier_gpio_offset_read(chip, offset, UNIPHIER_GPIO_PORT_DIR))
|
|
|
|
return GPIO_LINE_DIRECTION_IN;
|
|
|
|
|
|
|
|
return GPIO_LINE_DIRECTION_OUT;
|
2017-10-12 11:36:16 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int uniphier_gpio_direction_input(struct gpio_chip *chip,
|
|
|
|
unsigned int offset)
|
|
|
|
{
|
|
|
|
uniphier_gpio_offset_write(chip, offset, UNIPHIER_GPIO_PORT_DIR, 1);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int uniphier_gpio_direction_output(struct gpio_chip *chip,
|
|
|
|
unsigned int offset, int val)
|
|
|
|
{
|
|
|
|
uniphier_gpio_offset_write(chip, offset, UNIPHIER_GPIO_PORT_DATA, val);
|
|
|
|
uniphier_gpio_offset_write(chip, offset, UNIPHIER_GPIO_PORT_DIR, 0);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int uniphier_gpio_get(struct gpio_chip *chip, unsigned int offset)
|
|
|
|
{
|
|
|
|
return uniphier_gpio_offset_read(chip, offset, UNIPHIER_GPIO_PORT_DATA);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void uniphier_gpio_set(struct gpio_chip *chip,
|
|
|
|
unsigned int offset, int val)
|
|
|
|
{
|
|
|
|
uniphier_gpio_offset_write(chip, offset, UNIPHIER_GPIO_PORT_DATA, val);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void uniphier_gpio_set_multiple(struct gpio_chip *chip,
|
|
|
|
unsigned long *mask, unsigned long *bits)
|
|
|
|
{
|
2019-12-05 00:51:25 +00:00
|
|
|
unsigned long i, bank, bank_mask, bank_bits;
|
2017-10-12 11:36:16 +00:00
|
|
|
|
2019-12-05 00:51:25 +00:00
|
|
|
for_each_set_clump8(i, bank_mask, mask, chip->ngpio) {
|
2017-10-12 11:36:16 +00:00
|
|
|
bank = i / UNIPHIER_GPIO_LINES_PER_BANK;
|
2019-12-05 00:51:25 +00:00
|
|
|
bank_bits = bitmap_get_value8(bits, i);
|
2017-10-12 11:36:16 +00:00
|
|
|
|
|
|
|
uniphier_gpio_bank_write(chip, bank, UNIPHIER_GPIO_PORT_DATA,
|
|
|
|
bank_mask, bank_bits);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static int uniphier_gpio_to_irq(struct gpio_chip *chip, unsigned int offset)
|
|
|
|
{
|
|
|
|
struct irq_fwspec fwspec;
|
|
|
|
|
|
|
|
if (offset < UNIPHIER_GPIO_IRQ_OFFSET)
|
|
|
|
return -ENXIO;
|
|
|
|
|
|
|
|
fwspec.fwnode = of_node_to_fwnode(chip->parent->of_node);
|
|
|
|
fwspec.param_count = 2;
|
|
|
|
fwspec.param[0] = offset - UNIPHIER_GPIO_IRQ_OFFSET;
|
2018-06-14 05:27:45 +00:00
|
|
|
/*
|
|
|
|
* IRQ_TYPE_NONE is rejected by the parent irq domain. Set LEVEL_HIGH
|
|
|
|
* temporarily. Anyway, ->irq_set_type() will override it later.
|
|
|
|
*/
|
|
|
|
fwspec.param[1] = IRQ_TYPE_LEVEL_HIGH;
|
2017-10-12 11:36:16 +00:00
|
|
|
|
|
|
|
return irq_create_fwspec_mapping(&fwspec);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void uniphier_gpio_irq_mask(struct irq_data *data)
|
|
|
|
{
|
2021-09-16 11:19:37 +00:00
|
|
|
struct uniphier_gpio_priv *priv = irq_data_get_irq_chip_data(data);
|
2021-09-16 11:19:36 +00:00
|
|
|
u32 mask = BIT(irqd_to_hwirq(data));
|
2017-10-12 11:36:16 +00:00
|
|
|
|
|
|
|
uniphier_gpio_reg_update(priv, UNIPHIER_GPIO_IRQ_EN, mask, 0);
|
|
|
|
|
2021-09-16 11:19:35 +00:00
|
|
|
irq_chip_mask_parent(data);
|
2017-10-12 11:36:16 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void uniphier_gpio_irq_unmask(struct irq_data *data)
|
|
|
|
{
|
2021-09-16 11:19:37 +00:00
|
|
|
struct uniphier_gpio_priv *priv = irq_data_get_irq_chip_data(data);
|
2021-09-16 11:19:36 +00:00
|
|
|
u32 mask = BIT(irqd_to_hwirq(data));
|
2017-10-12 11:36:16 +00:00
|
|
|
|
|
|
|
uniphier_gpio_reg_update(priv, UNIPHIER_GPIO_IRQ_EN, mask, mask);
|
|
|
|
|
2021-09-16 11:19:35 +00:00
|
|
|
irq_chip_unmask_parent(data);
|
2017-10-12 11:36:16 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int uniphier_gpio_irq_set_type(struct irq_data *data, unsigned int type)
|
|
|
|
{
|
2021-09-16 11:19:37 +00:00
|
|
|
struct uniphier_gpio_priv *priv = irq_data_get_irq_chip_data(data);
|
2021-09-16 11:19:36 +00:00
|
|
|
u32 mask = BIT(irqd_to_hwirq(data));
|
2017-10-12 11:36:16 +00:00
|
|
|
u32 val = 0;
|
|
|
|
|
|
|
|
if (type == IRQ_TYPE_EDGE_BOTH) {
|
|
|
|
val = mask;
|
|
|
|
type = IRQ_TYPE_EDGE_FALLING;
|
|
|
|
}
|
|
|
|
|
|
|
|
uniphier_gpio_reg_update(priv, UNIPHIER_GPIO_IRQ_MODE, mask, val);
|
|
|
|
/* To enable both edge detection, the noise filter must be enabled. */
|
|
|
|
uniphier_gpio_reg_update(priv, UNIPHIER_GPIO_IRQ_FLT_EN, mask, val);
|
|
|
|
|
|
|
|
return irq_chip_set_type_parent(data, type);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int uniphier_gpio_irq_get_parent_hwirq(struct uniphier_gpio_priv *priv,
|
|
|
|
unsigned int hwirq)
|
|
|
|
{
|
|
|
|
struct device_node *np = priv->chip.parent->of_node;
|
|
|
|
const __be32 *range;
|
|
|
|
u32 base, parent_base, size;
|
|
|
|
int len;
|
|
|
|
|
|
|
|
range = of_get_property(np, "socionext,interrupt-ranges", &len);
|
|
|
|
if (!range)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
len /= sizeof(*range);
|
|
|
|
|
|
|
|
for (; len >= 3; len -= 3) {
|
|
|
|
base = be32_to_cpu(*range++);
|
|
|
|
parent_base = be32_to_cpu(*range++);
|
|
|
|
size = be32_to_cpu(*range++);
|
|
|
|
|
|
|
|
if (base <= hwirq && hwirq < base + size)
|
|
|
|
return hwirq - base + parent_base;
|
|
|
|
}
|
|
|
|
|
|
|
|
return -ENOENT;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int uniphier_gpio_irq_domain_translate(struct irq_domain *domain,
|
|
|
|
struct irq_fwspec *fwspec,
|
|
|
|
unsigned long *out_hwirq,
|
|
|
|
unsigned int *out_type)
|
|
|
|
{
|
|
|
|
if (WARN_ON(fwspec->param_count < 2))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
*out_hwirq = fwspec->param[0];
|
|
|
|
*out_type = fwspec->param[1] & IRQ_TYPE_SENSE_MASK;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int uniphier_gpio_irq_domain_alloc(struct irq_domain *domain,
|
|
|
|
unsigned int virq,
|
|
|
|
unsigned int nr_irqs, void *arg)
|
|
|
|
{
|
|
|
|
struct uniphier_gpio_priv *priv = domain->host_data;
|
|
|
|
struct irq_fwspec parent_fwspec;
|
|
|
|
irq_hw_number_t hwirq;
|
|
|
|
unsigned int type;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (WARN_ON(nr_irqs != 1))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
ret = uniphier_gpio_irq_domain_translate(domain, arg, &hwirq, &type);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
ret = uniphier_gpio_irq_get_parent_hwirq(priv, hwirq);
|
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
/* parent is UniPhier AIDET */
|
|
|
|
parent_fwspec.fwnode = domain->parent->fwnode;
|
|
|
|
parent_fwspec.param_count = 2;
|
|
|
|
parent_fwspec.param[0] = ret;
|
|
|
|
parent_fwspec.param[1] = (type == IRQ_TYPE_EDGE_BOTH) ?
|
|
|
|
IRQ_TYPE_EDGE_FALLING : type;
|
|
|
|
|
|
|
|
ret = irq_domain_set_hwirq_and_chip(domain, virq, hwirq,
|
|
|
|
&priv->irq_chip, priv);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
return irq_domain_alloc_irqs_parent(domain, virq, 1, &parent_fwspec);
|
|
|
|
}
|
|
|
|
|
This is the bulk of GPIO changes for the v4.15 kernel cycle:
CORE:
- Fix the semantics of raw GPIO to actually be raw. No
inversion semantics as before, but also no open draining,
and allow the raw operations to affect lines used for
interrupts as the caller supposedly knows what they are
doing if they are getting the big hammer.
- Rewrote the __inner_function() notation calls to names that
make more sense. I just find this kind of code disturbing.
- Drop the .irq_base() field from the gpiochip since now all
IRQs are mapped dynamically. This is nice.
- Support for .get_multiple() in the core driver API. This
allows us to read several GPIO lines with a single
register read. This has high value for some usecases: it
can be used to create oscilloscopes and signal analyzers
and other things that rely on reading several lines at
exactly the same instant. Also a generally nice
optimization. This uses the new assign_bit() macro from
the bitops lib that was ACKed by Andrew Morton and
is implemented for two drivers, one of them being the
generic MMIO driver so everyone using that will be able
to benefit from this.
- Do not allow requests of Open Drain and Open Source
setting of a GPIO line simultaneously. If the hardware
actually supports enabling both at the same time the
electrical result would be disastrous.
- A new interrupt chip core helper. This will be helpful
to deal with "banked" GPIOs, which means GPIO controllers
with several logical blocks of GPIO inside them. This
is several gpiochips per device in the device model, in
contrast to the case when there is a 1-to-1 relationship
between a device and a gpiochip.
NEW DRIVERS:
- Maxim MAX3191x industrial serializer, a very interesting
piece of professional I/O hardware.
- Uniphier GPIO driver. This is the GPIO block from the
recent Socionext (ex Fujitsu and Panasonic) platform.
- Tegra 186 driver. This is based on the new banked GPIO
infrastructure.
OTHER IMPROVEMENTS:
- Some documentation improvements.
- Wakeup support for the DesignWare DWAPB GPIO controller.
- Reset line support on the DesignWare DWAPB GPIO controller.
- Several non-critical bug fixes and improvements for the
Broadcom BRCMSTB driver.
- Misc non-critical bug fixes like exotic errorpaths, removal
of dead code etc.
- Explicit comments on fall-through switch() statements.
-----BEGIN PGP SIGNATURE-----
iQIcBAABAgAGBQJaCvGiAAoJEEEQszewGV1z+oAQAJUpdPH/msdgHDuXSuBcbuFq
NObQdkRiz1hez4vJOT+kbgES6ay57MArnbmM/xRdy+37lKrmkP+yfZe4UUruQhhW
f2GVlwBbUp9tIzNliS8IYWO0tj+BTYyg1MQx0C0nE1zMZqVZk44EDa9SO6esRaFJ
SLc2BpO3oJCQRaObe0+KTHIJV0dK3vQh4QXSzL+cM5u7P67Jq+wv4xdLVVScwbJB
4jgwVER3Ah0E1jHclIG2PxI1rbYKwlOBumafOTUlq5fmfC3tULVPJEm9FXcdaBLJ
KAmtxX4yi+SgUccYFsmK+fNNLVQiAjmkhJCl6kxVOrxYqamrG100YST4Iew3sakM
/iQ3lpup5L6eJ/dndfgE207OqRFhvAzNRxORv1p/wJIRLmV1/QehCX8GYOcDumXY
MySRcEeUeZPfBHcnjIDRP6y/XOg8zBKso7GL+feRgLZUJZlNQZqokdC95TY9S5nm
QLK+sU367o41tomyv5TP3y1DDsym6+ZdpuOUh73znxuz2x/x+FfTfwM2J0r8Ussm
GQTfAojeBI9aSOZ2mvgRI1XxSprXqO3FFFWBwrQ6RS9rBceLF1o2ySKC2gI0FG5d
6GBkARcN5RyyNtYkH923pyrqz/FZJc6ZkrsUTGmERM5HGuWwczcditqwYRhbHwl8
pIlmX4y0AYh6FFVoIcQE
=8Mon
-----END PGP SIGNATURE-----
Merge tag 'gpio-v4.15-1' of ssh://gitolite.kernel.org/pub/scm/linux/kernel/git/linusw/linux-gpio
Pull GPIO updates from Linus Walleij:
"This is the bulk of GPIO changes for the v4.15 kernel cycle:
Core:
- Fix the semantics of raw GPIO to actually be raw. No inversion
semantics as before, but also no open draining, and allow the raw
operations to affect lines used for interrupts as the caller
supposedly knows what they are doing if they are getting the big
hammer.
- Rewrote the __inner_function() notation calls to names that make
more sense. I just find this kind of code disturbing.
- Drop the .irq_base() field from the gpiochip since now all IRQs are
mapped dynamically. This is nice.
- Support for .get_multiple() in the core driver API. This allows us
to read several GPIO lines with a single register read. This has
high value for some usecases: it can be used to create
oscilloscopes and signal analyzers and other things that rely on
reading several lines at exactly the same instant. Also a generally
nice optimization. This uses the new assign_bit() macro from the
bitops lib that was ACKed by Andrew Morton and is implemented for
two drivers, one of them being the generic MMIO driver so everyone
using that will be able to benefit from this.
- Do not allow requests of Open Drain and Open Source setting of a
GPIO line simultaneously. If the hardware actually supports
enabling both at the same time the electrical result would be
disastrous.
- A new interrupt chip core helper. This will be helpful to deal with
"banked" GPIOs, which means GPIO controllers with several logical
blocks of GPIO inside them. This is several gpiochips per device in
the device model, in contrast to the case when there is a 1-to-1
relationship between a device and a gpiochip.
New drivers:
- Maxim MAX3191x industrial serializer, a very interesting piece of
professional I/O hardware.
- Uniphier GPIO driver. This is the GPIO block from the recent
Socionext (ex Fujitsu and Panasonic) platform.
- Tegra 186 driver. This is based on the new banked GPIO
infrastructure.
Other improvements:
- Some documentation improvements.
- Wakeup support for the DesignWare DWAPB GPIO controller.
- Reset line support on the DesignWare DWAPB GPIO controller.
- Several non-critical bug fixes and improvements for the Broadcom
BRCMSTB driver.
- Misc non-critical bug fixes like exotic errorpaths, removal of dead
code etc.
- Explicit comments on fall-through switch() statements"
* tag 'gpio-v4.15-1' of ssh://gitolite.kernel.org/pub/scm/linux/kernel/git/linusw/linux-gpio: (65 commits)
gpio: tegra186: Remove tegra186_gpio_lock_class
gpio: rcar: Add r8a77995 (R-Car D3) support
pinctrl: bcm2835: Fix some merge fallout
gpio: Fix undefined lock_dep_class
gpio: Automatically add lockdep keys
gpio: Introduce struct gpio_irq_chip.first
gpio: Disambiguate struct gpio_irq_chip.nested
gpio: Add Tegra186 support
gpio: Export gpiochip_irq_{map,unmap}()
gpio: Implement tighter IRQ chip integration
gpio: Move lock_key into struct gpio_irq_chip
gpio: Move irq_valid_mask into struct gpio_irq_chip
gpio: Move irq_nested into struct gpio_irq_chip
gpio: Move irq_chained_parent to struct gpio_irq_chip
gpio: Move irq_default_type to struct gpio_irq_chip
gpio: Move irq_handler to struct gpio_irq_chip
gpio: Move irqdomain into struct gpio_irq_chip
gpio: Move irqchip into struct gpio_irq_chip
gpio: Introduce struct gpio_irq_chip
pinctrl: armada-37xx: remove unused variable
...
2017-11-15 01:23:44 +00:00
|
|
|
static int uniphier_gpio_irq_domain_activate(struct irq_domain *domain,
|
|
|
|
struct irq_data *data, bool early)
|
2017-10-12 11:36:16 +00:00
|
|
|
{
|
|
|
|
struct uniphier_gpio_priv *priv = domain->host_data;
|
|
|
|
struct gpio_chip *chip = &priv->chip;
|
|
|
|
|
2021-09-16 11:19:36 +00:00
|
|
|
return gpiochip_lock_as_irq(chip,
|
|
|
|
irqd_to_hwirq(data) + UNIPHIER_GPIO_IRQ_OFFSET);
|
2017-10-12 11:36:16 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void uniphier_gpio_irq_domain_deactivate(struct irq_domain *domain,
|
|
|
|
struct irq_data *data)
|
|
|
|
{
|
|
|
|
struct uniphier_gpio_priv *priv = domain->host_data;
|
|
|
|
struct gpio_chip *chip = &priv->chip;
|
|
|
|
|
2021-09-16 11:19:36 +00:00
|
|
|
gpiochip_unlock_as_irq(chip,
|
|
|
|
irqd_to_hwirq(data) + UNIPHIER_GPIO_IRQ_OFFSET);
|
2017-10-12 11:36:16 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static const struct irq_domain_ops uniphier_gpio_irq_domain_ops = {
|
|
|
|
.alloc = uniphier_gpio_irq_domain_alloc,
|
|
|
|
.free = irq_domain_free_irqs_common,
|
|
|
|
.activate = uniphier_gpio_irq_domain_activate,
|
|
|
|
.deactivate = uniphier_gpio_irq_domain_deactivate,
|
|
|
|
.translate = uniphier_gpio_irq_domain_translate,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void uniphier_gpio_hw_init(struct uniphier_gpio_priv *priv)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* Due to the hardware design, the noise filter must be enabled to
|
|
|
|
* detect both edge interrupts. This filter is intended to remove the
|
|
|
|
* noise from the irq lines. It does not work for GPIO input, so GPIO
|
|
|
|
* debounce is not supported. Unfortunately, the filter period is
|
|
|
|
* shared among all irq lines. Just choose a sensible period here.
|
|
|
|
*/
|
|
|
|
writel(0xff, priv->regs + UNIPHIER_GPIO_IRQ_FLT_CYC);
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned int uniphier_gpio_get_nbanks(unsigned int ngpio)
|
|
|
|
{
|
|
|
|
return DIV_ROUND_UP(ngpio, UNIPHIER_GPIO_LINES_PER_BANK);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int uniphier_gpio_probe(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
struct device *dev = &pdev->dev;
|
|
|
|
struct device_node *parent_np;
|
|
|
|
struct irq_domain *parent_domain;
|
|
|
|
struct uniphier_gpio_priv *priv;
|
|
|
|
struct gpio_chip *chip;
|
|
|
|
struct irq_chip *irq_chip;
|
|
|
|
unsigned int nregs;
|
|
|
|
u32 ngpios;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
parent_np = of_irq_find_parent(dev->of_node);
|
|
|
|
if (!parent_np)
|
|
|
|
return -ENXIO;
|
|
|
|
|
|
|
|
parent_domain = irq_find_host(parent_np);
|
|
|
|
of_node_put(parent_np);
|
|
|
|
if (!parent_domain)
|
|
|
|
return -EPROBE_DEFER;
|
|
|
|
|
|
|
|
ret = of_property_read_u32(dev->of_node, "ngpios", &ngpios);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
nregs = uniphier_gpio_get_nbanks(ngpios) * 2 + 3;
|
treewide: Use struct_size() for devm_kmalloc() and friends
Replaces open-coded struct size calculations with struct_size() for
devm_*, f2fs_*, and sock_* allocations. Automatically generated (and
manually adjusted) from the following Coccinelle script:
// Direct reference to struct field.
@@
identifier alloc =~ "devm_kmalloc|devm_kzalloc|sock_kmalloc|f2fs_kmalloc|f2fs_kzalloc";
expression HANDLE;
expression GFP;
identifier VAR, ELEMENT;
expression COUNT;
@@
- alloc(HANDLE, sizeof(*VAR) + COUNT * sizeof(*VAR->ELEMENT), GFP)
+ alloc(HANDLE, struct_size(VAR, ELEMENT, COUNT), GFP)
// mr = kzalloc(sizeof(*mr) + m * sizeof(mr->map[0]), GFP_KERNEL);
@@
identifier alloc =~ "devm_kmalloc|devm_kzalloc|sock_kmalloc|f2fs_kmalloc|f2fs_kzalloc";
expression HANDLE;
expression GFP;
identifier VAR, ELEMENT;
expression COUNT;
@@
- alloc(HANDLE, sizeof(*VAR) + COUNT * sizeof(VAR->ELEMENT[0]), GFP)
+ alloc(HANDLE, struct_size(VAR, ELEMENT, COUNT), GFP)
// Same pattern, but can't trivially locate the trailing element name,
// or variable name.
@@
identifier alloc =~ "devm_kmalloc|devm_kzalloc|sock_kmalloc|f2fs_kmalloc|f2fs_kzalloc";
expression HANDLE;
expression GFP;
expression SOMETHING, COUNT, ELEMENT;
@@
- alloc(HANDLE, sizeof(SOMETHING) + COUNT * sizeof(ELEMENT), GFP)
+ alloc(HANDLE, CHECKME_struct_size(&SOMETHING, ELEMENT, COUNT), GFP)
Signed-off-by: Kees Cook <keescook@chromium.org>
2018-05-08 23:08:53 +00:00
|
|
|
priv = devm_kzalloc(dev, struct_size(priv, saved_vals, nregs),
|
2017-10-12 11:36:16 +00:00
|
|
|
GFP_KERNEL);
|
|
|
|
if (!priv)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
2019-03-11 18:55:15 +00:00
|
|
|
priv->regs = devm_platform_ioremap_resource(pdev, 0);
|
2017-10-12 11:36:16 +00:00
|
|
|
if (IS_ERR(priv->regs))
|
|
|
|
return PTR_ERR(priv->regs);
|
|
|
|
|
|
|
|
spin_lock_init(&priv->lock);
|
|
|
|
|
|
|
|
chip = &priv->chip;
|
|
|
|
chip->label = dev_name(dev);
|
|
|
|
chip->parent = dev;
|
|
|
|
chip->request = gpiochip_generic_request;
|
|
|
|
chip->free = gpiochip_generic_free;
|
|
|
|
chip->get_direction = uniphier_gpio_get_direction;
|
|
|
|
chip->direction_input = uniphier_gpio_direction_input;
|
|
|
|
chip->direction_output = uniphier_gpio_direction_output;
|
|
|
|
chip->get = uniphier_gpio_get;
|
|
|
|
chip->set = uniphier_gpio_set;
|
|
|
|
chip->set_multiple = uniphier_gpio_set_multiple;
|
|
|
|
chip->to_irq = uniphier_gpio_to_irq;
|
|
|
|
chip->base = -1;
|
|
|
|
chip->ngpio = ngpios;
|
|
|
|
|
|
|
|
irq_chip = &priv->irq_chip;
|
|
|
|
irq_chip->name = dev_name(dev);
|
|
|
|
irq_chip->irq_mask = uniphier_gpio_irq_mask;
|
|
|
|
irq_chip->irq_unmask = uniphier_gpio_irq_unmask;
|
|
|
|
irq_chip->irq_eoi = irq_chip_eoi_parent;
|
|
|
|
irq_chip->irq_set_affinity = irq_chip_set_affinity_parent;
|
|
|
|
irq_chip->irq_set_type = uniphier_gpio_irq_set_type;
|
|
|
|
|
|
|
|
uniphier_gpio_hw_init(priv);
|
|
|
|
|
|
|
|
ret = devm_gpiochip_add_data(dev, chip, priv);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
priv->domain = irq_domain_create_hierarchy(
|
|
|
|
parent_domain, 0,
|
|
|
|
UNIPHIER_GPIO_IRQ_MAX_NUM,
|
|
|
|
of_node_to_fwnode(dev->of_node),
|
|
|
|
&uniphier_gpio_irq_domain_ops, priv);
|
|
|
|
if (!priv->domain)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
platform_set_drvdata(pdev, priv);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int uniphier_gpio_remove(struct platform_device *pdev)
|
|
|
|
{
|
|
|
|
struct uniphier_gpio_priv *priv = platform_get_drvdata(pdev);
|
|
|
|
|
|
|
|
irq_domain_remove(priv->domain);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __maybe_unused uniphier_gpio_suspend(struct device *dev)
|
|
|
|
{
|
|
|
|
struct uniphier_gpio_priv *priv = dev_get_drvdata(dev);
|
|
|
|
unsigned int nbanks = uniphier_gpio_get_nbanks(priv->chip.ngpio);
|
|
|
|
u32 *val = priv->saved_vals;
|
|
|
|
unsigned int reg;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < nbanks; i++) {
|
|
|
|
reg = uniphier_gpio_bank_to_reg(i);
|
|
|
|
|
|
|
|
*val++ = readl(priv->regs + reg + UNIPHIER_GPIO_PORT_DATA);
|
|
|
|
*val++ = readl(priv->regs + reg + UNIPHIER_GPIO_PORT_DIR);
|
|
|
|
}
|
|
|
|
|
|
|
|
*val++ = readl(priv->regs + UNIPHIER_GPIO_IRQ_EN);
|
|
|
|
*val++ = readl(priv->regs + UNIPHIER_GPIO_IRQ_MODE);
|
|
|
|
*val++ = readl(priv->regs + UNIPHIER_GPIO_IRQ_FLT_EN);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __maybe_unused uniphier_gpio_resume(struct device *dev)
|
|
|
|
{
|
|
|
|
struct uniphier_gpio_priv *priv = dev_get_drvdata(dev);
|
|
|
|
unsigned int nbanks = uniphier_gpio_get_nbanks(priv->chip.ngpio);
|
|
|
|
const u32 *val = priv->saved_vals;
|
|
|
|
unsigned int reg;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < nbanks; i++) {
|
|
|
|
reg = uniphier_gpio_bank_to_reg(i);
|
|
|
|
|
|
|
|
writel(*val++, priv->regs + reg + UNIPHIER_GPIO_PORT_DATA);
|
|
|
|
writel(*val++, priv->regs + reg + UNIPHIER_GPIO_PORT_DIR);
|
|
|
|
}
|
|
|
|
|
|
|
|
writel(*val++, priv->regs + UNIPHIER_GPIO_IRQ_EN);
|
|
|
|
writel(*val++, priv->regs + UNIPHIER_GPIO_IRQ_MODE);
|
|
|
|
writel(*val++, priv->regs + UNIPHIER_GPIO_IRQ_FLT_EN);
|
|
|
|
|
|
|
|
uniphier_gpio_hw_init(priv);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct dev_pm_ops uniphier_gpio_pm_ops = {
|
|
|
|
SET_LATE_SYSTEM_SLEEP_PM_OPS(uniphier_gpio_suspend,
|
|
|
|
uniphier_gpio_resume)
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct of_device_id uniphier_gpio_match[] = {
|
|
|
|
{ .compatible = "socionext,uniphier-gpio" },
|
|
|
|
{ /* sentinel */ }
|
|
|
|
};
|
|
|
|
MODULE_DEVICE_TABLE(of, uniphier_gpio_match);
|
|
|
|
|
|
|
|
static struct platform_driver uniphier_gpio_driver = {
|
|
|
|
.probe = uniphier_gpio_probe,
|
|
|
|
.remove = uniphier_gpio_remove,
|
|
|
|
.driver = {
|
|
|
|
.name = "uniphier-gpio",
|
|
|
|
.of_match_table = uniphier_gpio_match,
|
|
|
|
.pm = &uniphier_gpio_pm_ops,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
module_platform_driver(uniphier_gpio_driver);
|
|
|
|
|
|
|
|
MODULE_AUTHOR("Masahiro Yamada <yamada.masahiro@socionext.com>");
|
|
|
|
MODULE_DESCRIPTION("UniPhier GPIO driver");
|
2017-11-23 10:01:49 +00:00
|
|
|
MODULE_LICENSE("GPL v2");
|