2005-04-16 22:20:36 +00:00
|
|
|
/*
|
|
|
|
* Platform device support for Au1x00 SoCs.
|
|
|
|
*
|
|
|
|
* Copyright 2004, Matt Porter <mporter@kernel.crashing.org>
|
|
|
|
*
|
2008-04-03 20:02:53 +00:00
|
|
|
* (C) Copyright Embedded Alley Solutions, Inc 2005
|
|
|
|
* Author: Pantelis Antoniou <pantelis@embeddedalley.com>
|
|
|
|
*
|
2005-04-16 22:20:36 +00:00
|
|
|
* This file is licensed under the terms of the GNU General Public
|
|
|
|
* License version 2. This program is licensed "as is" without any
|
|
|
|
* warranty of any kind, whether express or implied.
|
|
|
|
*/
|
2008-04-23 18:43:55 +00:00
|
|
|
|
2008-07-15 17:44:29 +00:00
|
|
|
#include <linux/dma-mapping.h>
|
2010-07-21 12:30:50 +00:00
|
|
|
#include <linux/etherdevice.h>
|
2011-05-08 08:42:18 +00:00
|
|
|
#include <linux/init.h>
|
2005-10-29 18:07:23 +00:00
|
|
|
#include <linux/platform_device.h>
|
2008-04-03 20:02:53 +00:00
|
|
|
#include <linux/serial_8250.h>
|
2011-05-08 08:42:18 +00:00
|
|
|
#include <linux/slab.h>
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2005-09-15 08:03:12 +00:00
|
|
|
#include <asm/mach-au1x00/au1xxx.h>
|
2008-10-21 06:59:14 +00:00
|
|
|
#include <asm/mach-au1x00/au1xxx_dbdma.h>
|
|
|
|
#include <asm/mach-au1x00/au1100_mmc.h>
|
2009-11-10 00:13:30 +00:00
|
|
|
#include <asm/mach-au1x00/au1xxx_eth.h>
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2010-07-21 12:30:50 +00:00
|
|
|
#include <prom.h>
|
|
|
|
|
2010-09-25 13:13:46 +00:00
|
|
|
static void alchemy_8250_pm(struct uart_port *port, unsigned int state,
|
|
|
|
unsigned int old_state)
|
|
|
|
{
|
2010-10-25 16:44:11 +00:00
|
|
|
#ifdef CONFIG_SERIAL_8250
|
2010-09-25 13:13:46 +00:00
|
|
|
switch (state) {
|
|
|
|
case 0:
|
2011-05-08 08:42:17 +00:00
|
|
|
alchemy_uart_enable(CPHYSADDR(port->membase));
|
2010-09-25 13:13:46 +00:00
|
|
|
serial8250_do_pm(port, state, old_state);
|
|
|
|
break;
|
|
|
|
case 3: /* power off */
|
|
|
|
serial8250_do_pm(port, state, old_state);
|
2011-05-08 08:42:17 +00:00
|
|
|
alchemy_uart_disable(CPHYSADDR(port->membase));
|
2010-09-25 13:13:46 +00:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
serial8250_do_pm(port, state, old_state);
|
|
|
|
break;
|
|
|
|
}
|
2010-10-25 16:44:11 +00:00
|
|
|
#endif
|
2010-09-25 13:13:46 +00:00
|
|
|
}
|
|
|
|
|
2009-10-15 17:07:34 +00:00
|
|
|
#define PORT(_base, _irq) \
|
|
|
|
{ \
|
|
|
|
.mapbase = _base, \
|
|
|
|
.irq = _irq, \
|
|
|
|
.regshift = 2, \
|
|
|
|
.iotype = UPIO_AU, \
|
2009-10-28 20:49:46 +00:00
|
|
|
.flags = UPF_SKIP_TEST | UPF_IOREMAP | \
|
|
|
|
UPF_FIXED_TYPE, \
|
|
|
|
.type = PORT_16550A, \
|
2010-09-25 13:13:46 +00:00
|
|
|
.pm = alchemy_8250_pm, \
|
2008-04-03 20:02:53 +00:00
|
|
|
}
|
|
|
|
|
2011-05-08 08:42:17 +00:00
|
|
|
static struct plat_serial8250_port au1x00_uart_data[][4] __initdata = {
|
|
|
|
[ALCHEMY_CPU_AU1000] = {
|
|
|
|
PORT(AU1000_UART0_PHYS_ADDR, AU1000_UART0_INT),
|
|
|
|
PORT(AU1000_UART1_PHYS_ADDR, AU1000_UART1_INT),
|
|
|
|
PORT(AU1000_UART2_PHYS_ADDR, AU1000_UART2_INT),
|
|
|
|
PORT(AU1000_UART3_PHYS_ADDR, AU1000_UART3_INT),
|
|
|
|
},
|
|
|
|
[ALCHEMY_CPU_AU1500] = {
|
|
|
|
PORT(AU1000_UART0_PHYS_ADDR, AU1500_UART0_INT),
|
|
|
|
PORT(AU1000_UART3_PHYS_ADDR, AU1500_UART3_INT),
|
|
|
|
},
|
|
|
|
[ALCHEMY_CPU_AU1100] = {
|
|
|
|
PORT(AU1000_UART0_PHYS_ADDR, AU1100_UART0_INT),
|
|
|
|
PORT(AU1000_UART1_PHYS_ADDR, AU1100_UART1_INT),
|
|
|
|
PORT(AU1000_UART3_PHYS_ADDR, AU1100_UART3_INT),
|
|
|
|
},
|
|
|
|
[ALCHEMY_CPU_AU1550] = {
|
|
|
|
PORT(AU1000_UART0_PHYS_ADDR, AU1550_UART0_INT),
|
|
|
|
PORT(AU1000_UART1_PHYS_ADDR, AU1550_UART1_INT),
|
|
|
|
PORT(AU1000_UART3_PHYS_ADDR, AU1550_UART3_INT),
|
|
|
|
},
|
|
|
|
[ALCHEMY_CPU_AU1200] = {
|
|
|
|
PORT(AU1000_UART0_PHYS_ADDR, AU1200_UART0_INT),
|
|
|
|
PORT(AU1000_UART1_PHYS_ADDR, AU1200_UART1_INT),
|
|
|
|
},
|
2008-04-03 20:02:53 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct platform_device au1xx0_uart_device = {
|
|
|
|
.name = "serial8250",
|
|
|
|
.id = PLAT8250_DEV_AU1X00,
|
|
|
|
};
|
|
|
|
|
2011-05-08 08:42:17 +00:00
|
|
|
static void __init alchemy_setup_uarts(int ctype)
|
|
|
|
{
|
|
|
|
unsigned int uartclk = get_au1x00_uart_baud_base() * 16;
|
|
|
|
int s = sizeof(struct plat_serial8250_port);
|
|
|
|
int c = alchemy_get_uarts(ctype);
|
|
|
|
struct plat_serial8250_port *ports;
|
|
|
|
|
|
|
|
ports = kzalloc(s * (c + 1), GFP_KERNEL);
|
|
|
|
if (!ports) {
|
|
|
|
printk(KERN_INFO "Alchemy: no memory for UART data\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
memcpy(ports, au1x00_uart_data[ctype], s * c);
|
|
|
|
au1xx0_uart_device.dev.platform_data = ports;
|
|
|
|
|
|
|
|
/* Fill up uartclk. */
|
|
|
|
for (s = 0; s < c; s++)
|
|
|
|
ports[s].uartclk = uartclk;
|
|
|
|
if (platform_device_register(&au1xx0_uart_device))
|
|
|
|
printk(KERN_INFO "Alchemy: failed to register UARTs\n");
|
|
|
|
}
|
|
|
|
|
2005-09-14 16:17:59 +00:00
|
|
|
/* OHCI (USB full speed host controller) */
|
2005-04-16 22:20:36 +00:00
|
|
|
static struct resource au1xxx_usb_ohci_resources[] = {
|
|
|
|
[0] = {
|
|
|
|
.start = USB_OHCI_BASE,
|
2006-01-20 22:09:54 +00:00
|
|
|
.end = USB_OHCI_BASE + USB_OHCI_LEN - 1,
|
2005-04-16 22:20:36 +00:00
|
|
|
.flags = IORESOURCE_MEM,
|
|
|
|
},
|
|
|
|
[1] = {
|
2009-10-07 18:15:15 +00:00
|
|
|
.start = FOR_PLATFORM_C_USB_HOST_INT,
|
|
|
|
.end = FOR_PLATFORM_C_USB_HOST_INT,
|
2005-04-16 22:20:36 +00:00
|
|
|
.flags = IORESOURCE_IRQ,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
/* The dmamask must be set for OHCI to work */
|
2009-04-07 02:01:15 +00:00
|
|
|
static u64 ohci_dmamask = DMA_BIT_MASK(32);
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
static struct platform_device au1xxx_usb_ohci_device = {
|
|
|
|
.name = "au1xxx-ohci",
|
|
|
|
.id = 0,
|
|
|
|
.dev = {
|
|
|
|
.dma_mask = &ohci_dmamask,
|
2009-04-07 02:01:15 +00:00
|
|
|
.coherent_dma_mask = DMA_BIT_MASK(32),
|
2005-04-16 22:20:36 +00:00
|
|
|
},
|
|
|
|
.num_resources = ARRAY_SIZE(au1xxx_usb_ohci_resources),
|
|
|
|
.resource = au1xxx_usb_ohci_resources,
|
|
|
|
};
|
|
|
|
|
2005-04-04 01:06:19 +00:00
|
|
|
/*** AU1100 LCD controller ***/
|
|
|
|
|
|
|
|
#ifdef CONFIG_FB_AU1100
|
|
|
|
static struct resource au1100_lcd_resources[] = {
|
|
|
|
[0] = {
|
|
|
|
.start = LCD_PHYS_ADDR,
|
|
|
|
.end = LCD_PHYS_ADDR + 0x800 - 1,
|
|
|
|
.flags = IORESOURCE_MEM,
|
|
|
|
},
|
|
|
|
[1] = {
|
|
|
|
.start = AU1100_LCD_INT,
|
|
|
|
.end = AU1100_LCD_INT,
|
|
|
|
.flags = IORESOURCE_IRQ,
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2009-04-07 02:01:15 +00:00
|
|
|
static u64 au1100_lcd_dmamask = DMA_BIT_MASK(32);
|
2005-04-04 01:06:19 +00:00
|
|
|
|
|
|
|
static struct platform_device au1100_lcd_device = {
|
|
|
|
.name = "au1100-lcd",
|
|
|
|
.id = 0,
|
|
|
|
.dev = {
|
|
|
|
.dma_mask = &au1100_lcd_dmamask,
|
2009-04-07 02:01:15 +00:00
|
|
|
.coherent_dma_mask = DMA_BIT_MASK(32),
|
2005-04-04 01:06:19 +00:00
|
|
|
},
|
|
|
|
.num_resources = ARRAY_SIZE(au1100_lcd_resources),
|
|
|
|
.resource = au1100_lcd_resources,
|
|
|
|
};
|
|
|
|
#endif
|
|
|
|
|
2005-09-14 16:17:59 +00:00
|
|
|
#ifdef CONFIG_SOC_AU1200
|
|
|
|
/* EHCI (USB high speed host controller) */
|
|
|
|
static struct resource au1xxx_usb_ehci_resources[] = {
|
|
|
|
[0] = {
|
|
|
|
.start = USB_EHCI_BASE,
|
|
|
|
.end = USB_EHCI_BASE + USB_EHCI_LEN - 1,
|
|
|
|
.flags = IORESOURCE_MEM,
|
|
|
|
},
|
|
|
|
[1] = {
|
2009-10-07 18:15:15 +00:00
|
|
|
.start = AU1200_USB_INT,
|
|
|
|
.end = AU1200_USB_INT,
|
2005-09-14 16:17:59 +00:00
|
|
|
.flags = IORESOURCE_IRQ,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2009-04-07 02:01:15 +00:00
|
|
|
static u64 ehci_dmamask = DMA_BIT_MASK(32);
|
2005-09-14 16:17:59 +00:00
|
|
|
|
|
|
|
static struct platform_device au1xxx_usb_ehci_device = {
|
|
|
|
.name = "au1xxx-ehci",
|
|
|
|
.id = 0,
|
|
|
|
.dev = {
|
|
|
|
.dma_mask = &ehci_dmamask,
|
2009-04-07 02:01:15 +00:00
|
|
|
.coherent_dma_mask = DMA_BIT_MASK(32),
|
2005-09-14 16:17:59 +00:00
|
|
|
},
|
|
|
|
.num_resources = ARRAY_SIZE(au1xxx_usb_ehci_resources),
|
|
|
|
.resource = au1xxx_usb_ehci_resources,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Au1200 UDC (USB gadget controller) */
|
|
|
|
static struct resource au1xxx_usb_gdt_resources[] = {
|
|
|
|
[0] = {
|
|
|
|
.start = USB_UDC_BASE,
|
|
|
|
.end = USB_UDC_BASE + USB_UDC_LEN - 1,
|
|
|
|
.flags = IORESOURCE_MEM,
|
|
|
|
},
|
|
|
|
[1] = {
|
|
|
|
.start = AU1200_USB_INT,
|
|
|
|
.end = AU1200_USB_INT,
|
|
|
|
.flags = IORESOURCE_IRQ,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2009-04-07 02:01:15 +00:00
|
|
|
static u64 udc_dmamask = DMA_BIT_MASK(32);
|
2005-09-14 16:17:59 +00:00
|
|
|
|
|
|
|
static struct platform_device au1xxx_usb_gdt_device = {
|
|
|
|
.name = "au1xxx-udc",
|
|
|
|
.id = 0,
|
|
|
|
.dev = {
|
|
|
|
.dma_mask = &udc_dmamask,
|
2009-04-07 02:01:15 +00:00
|
|
|
.coherent_dma_mask = DMA_BIT_MASK(32),
|
2005-09-14 16:17:59 +00:00
|
|
|
},
|
|
|
|
.num_resources = ARRAY_SIZE(au1xxx_usb_gdt_resources),
|
|
|
|
.resource = au1xxx_usb_gdt_resources,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Au1200 UOC (USB OTG controller) */
|
|
|
|
static struct resource au1xxx_usb_otg_resources[] = {
|
|
|
|
[0] = {
|
|
|
|
.start = USB_UOC_BASE,
|
|
|
|
.end = USB_UOC_BASE + USB_UOC_LEN - 1,
|
|
|
|
.flags = IORESOURCE_MEM,
|
|
|
|
},
|
|
|
|
[1] = {
|
|
|
|
.start = AU1200_USB_INT,
|
|
|
|
.end = AU1200_USB_INT,
|
|
|
|
.flags = IORESOURCE_IRQ,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2009-04-07 02:01:15 +00:00
|
|
|
static u64 uoc_dmamask = DMA_BIT_MASK(32);
|
2005-09-14 16:17:59 +00:00
|
|
|
|
|
|
|
static struct platform_device au1xxx_usb_otg_device = {
|
|
|
|
.name = "au1xxx-uoc",
|
|
|
|
.id = 0,
|
|
|
|
.dev = {
|
|
|
|
.dma_mask = &uoc_dmamask,
|
2009-04-07 02:01:15 +00:00
|
|
|
.coherent_dma_mask = DMA_BIT_MASK(32),
|
2005-09-14 16:17:59 +00:00
|
|
|
},
|
|
|
|
.num_resources = ARRAY_SIZE(au1xxx_usb_otg_resources),
|
|
|
|
.resource = au1xxx_usb_otg_resources,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct resource au1200_lcd_resources[] = {
|
|
|
|
[0] = {
|
|
|
|
.start = LCD_PHYS_ADDR,
|
|
|
|
.end = LCD_PHYS_ADDR + 0x800 - 1,
|
|
|
|
.flags = IORESOURCE_MEM,
|
|
|
|
},
|
|
|
|
[1] = {
|
|
|
|
.start = AU1200_LCD_INT,
|
|
|
|
.end = AU1200_LCD_INT,
|
|
|
|
.flags = IORESOURCE_IRQ,
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2009-04-07 02:01:15 +00:00
|
|
|
static u64 au1200_lcd_dmamask = DMA_BIT_MASK(32);
|
2005-09-14 16:17:59 +00:00
|
|
|
|
|
|
|
static struct platform_device au1200_lcd_device = {
|
|
|
|
.name = "au1200-lcd",
|
|
|
|
.id = 0,
|
|
|
|
.dev = {
|
|
|
|
.dma_mask = &au1200_lcd_dmamask,
|
2009-04-07 02:01:15 +00:00
|
|
|
.coherent_dma_mask = DMA_BIT_MASK(32),
|
2005-09-14 16:17:59 +00:00
|
|
|
},
|
|
|
|
.num_resources = ARRAY_SIZE(au1200_lcd_resources),
|
|
|
|
.resource = au1200_lcd_resources,
|
|
|
|
};
|
2005-09-15 08:03:12 +00:00
|
|
|
|
2009-04-07 02:01:15 +00:00
|
|
|
static u64 au1xxx_mmc_dmamask = DMA_BIT_MASK(32);
|
2005-09-21 06:18:27 +00:00
|
|
|
|
2008-10-21 06:59:14 +00:00
|
|
|
extern struct au1xmmc_platform_data au1xmmc_platdata[2];
|
|
|
|
|
|
|
|
static struct resource au1200_mmc0_resources[] = {
|
|
|
|
[0] = {
|
2011-05-08 08:42:19 +00:00
|
|
|
.start = AU1100_SD0_PHYS_ADDR,
|
|
|
|
.end = AU1100_SD0_PHYS_ADDR + 0xfff,
|
2008-10-21 06:59:14 +00:00
|
|
|
.flags = IORESOURCE_MEM,
|
|
|
|
},
|
|
|
|
[1] = {
|
|
|
|
.start = AU1200_SD_INT,
|
|
|
|
.end = AU1200_SD_INT,
|
|
|
|
.flags = IORESOURCE_IRQ,
|
|
|
|
},
|
|
|
|
[2] = {
|
|
|
|
.start = DSCR_CMD0_SDMS_TX0,
|
|
|
|
.end = DSCR_CMD0_SDMS_TX0,
|
|
|
|
.flags = IORESOURCE_DMA,
|
|
|
|
},
|
|
|
|
[3] = {
|
|
|
|
.start = DSCR_CMD0_SDMS_RX0,
|
|
|
|
.end = DSCR_CMD0_SDMS_RX0,
|
|
|
|
.flags = IORESOURCE_DMA,
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct platform_device au1200_mmc0_device = {
|
2005-09-21 06:18:27 +00:00
|
|
|
.name = "au1xxx-mmc",
|
|
|
|
.id = 0,
|
|
|
|
.dev = {
|
2008-10-21 06:59:14 +00:00
|
|
|
.dma_mask = &au1xxx_mmc_dmamask,
|
2009-04-07 02:01:15 +00:00
|
|
|
.coherent_dma_mask = DMA_BIT_MASK(32),
|
2008-10-21 06:59:14 +00:00
|
|
|
.platform_data = &au1xmmc_platdata[0],
|
2005-09-21 06:18:27 +00:00
|
|
|
},
|
2008-10-21 06:59:14 +00:00
|
|
|
.num_resources = ARRAY_SIZE(au1200_mmc0_resources),
|
|
|
|
.resource = au1200_mmc0_resources,
|
2005-09-21 06:18:27 +00:00
|
|
|
};
|
2008-10-21 06:59:14 +00:00
|
|
|
|
|
|
|
#ifndef CONFIG_MIPS_DB1200
|
|
|
|
static struct resource au1200_mmc1_resources[] = {
|
|
|
|
[0] = {
|
2011-05-08 08:42:19 +00:00
|
|
|
.start = AU1100_SD1_PHYS_ADDR,
|
|
|
|
.end = AU1100_SD1_PHYS_ADDR + 0xfff,
|
2008-10-21 06:59:14 +00:00
|
|
|
.flags = IORESOURCE_MEM,
|
|
|
|
},
|
|
|
|
[1] = {
|
|
|
|
.start = AU1200_SD_INT,
|
|
|
|
.end = AU1200_SD_INT,
|
|
|
|
.flags = IORESOURCE_IRQ,
|
|
|
|
},
|
|
|
|
[2] = {
|
|
|
|
.start = DSCR_CMD0_SDMS_TX1,
|
|
|
|
.end = DSCR_CMD0_SDMS_TX1,
|
|
|
|
.flags = IORESOURCE_DMA,
|
|
|
|
},
|
|
|
|
[3] = {
|
|
|
|
.start = DSCR_CMD0_SDMS_RX1,
|
|
|
|
.end = DSCR_CMD0_SDMS_RX1,
|
|
|
|
.flags = IORESOURCE_DMA,
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct platform_device au1200_mmc1_device = {
|
|
|
|
.name = "au1xxx-mmc",
|
|
|
|
.id = 1,
|
|
|
|
.dev = {
|
|
|
|
.dma_mask = &au1xxx_mmc_dmamask,
|
2009-04-07 02:01:15 +00:00
|
|
|
.coherent_dma_mask = DMA_BIT_MASK(32),
|
2008-10-21 06:59:14 +00:00
|
|
|
.platform_data = &au1xmmc_platdata[1],
|
|
|
|
},
|
|
|
|
.num_resources = ARRAY_SIZE(au1200_mmc1_resources),
|
|
|
|
.resource = au1200_mmc1_resources,
|
|
|
|
};
|
|
|
|
#endif /* #ifndef CONFIG_MIPS_DB1200 */
|
2005-09-21 06:18:27 +00:00
|
|
|
#endif /* #ifdef CONFIG_SOC_AU1200 */
|
|
|
|
|
2008-01-27 17:14:52 +00:00
|
|
|
/* All Alchemy demoboards with I2C have this #define in their headers */
|
|
|
|
#ifdef SMBUS_PSC_BASE
|
|
|
|
static struct resource pbdb_smbus_resources[] = {
|
|
|
|
{
|
2008-04-05 18:16:21 +00:00
|
|
|
.start = CPHYSADDR(SMBUS_PSC_BASE),
|
|
|
|
.end = CPHYSADDR(SMBUS_PSC_BASE + 0xfffff),
|
2008-01-27 17:14:52 +00:00
|
|
|
.flags = IORESOURCE_MEM,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct platform_device pbdb_smbus_device = {
|
|
|
|
.name = "au1xpsc_smbus",
|
|
|
|
.id = 0, /* bus number */
|
|
|
|
.num_resources = ARRAY_SIZE(pbdb_smbus_resources),
|
|
|
|
.resource = pbdb_smbus_resources,
|
|
|
|
};
|
|
|
|
#endif
|
|
|
|
|
2009-11-10 00:13:30 +00:00
|
|
|
/* Macro to help defining the Ethernet MAC resources */
|
2011-05-08 08:42:18 +00:00
|
|
|
#define MAC_RES_COUNT 3 /* MAC regs base, MAC enable reg, MAC INT */
|
2009-11-10 00:13:30 +00:00
|
|
|
#define MAC_RES(_base, _enable, _irq) \
|
|
|
|
{ \
|
2011-05-08 08:42:18 +00:00
|
|
|
.start = _base, \
|
|
|
|
.end = _base + 0xffff, \
|
2009-11-10 00:13:30 +00:00
|
|
|
.flags = IORESOURCE_MEM, \
|
|
|
|
}, \
|
|
|
|
{ \
|
2011-05-08 08:42:18 +00:00
|
|
|
.start = _enable, \
|
|
|
|
.end = _enable + 0x3, \
|
2009-11-10 00:13:30 +00:00
|
|
|
.flags = IORESOURCE_MEM, \
|
|
|
|
}, \
|
|
|
|
{ \
|
|
|
|
.start = _irq, \
|
|
|
|
.end = _irq, \
|
|
|
|
.flags = IORESOURCE_IRQ \
|
|
|
|
}
|
|
|
|
|
2011-05-08 08:42:18 +00:00
|
|
|
static struct resource au1xxx_eth0_resources[][MAC_RES_COUNT] __initdata = {
|
|
|
|
[ALCHEMY_CPU_AU1000] = {
|
|
|
|
MAC_RES(AU1000_MAC0_PHYS_ADDR,
|
|
|
|
AU1000_MACEN_PHYS_ADDR,
|
|
|
|
AU1000_MAC0_DMA_INT)
|
|
|
|
},
|
|
|
|
[ALCHEMY_CPU_AU1500] = {
|
|
|
|
MAC_RES(AU1500_MAC0_PHYS_ADDR,
|
|
|
|
AU1500_MACEN_PHYS_ADDR,
|
|
|
|
AU1500_MAC0_DMA_INT)
|
|
|
|
},
|
|
|
|
[ALCHEMY_CPU_AU1100] = {
|
|
|
|
MAC_RES(AU1000_MAC0_PHYS_ADDR,
|
|
|
|
AU1000_MACEN_PHYS_ADDR,
|
|
|
|
AU1100_MAC0_DMA_INT)
|
|
|
|
},
|
|
|
|
[ALCHEMY_CPU_AU1550] = {
|
|
|
|
MAC_RES(AU1000_MAC0_PHYS_ADDR,
|
|
|
|
AU1000_MACEN_PHYS_ADDR,
|
|
|
|
AU1550_MAC0_DMA_INT)
|
|
|
|
},
|
2009-11-10 00:13:30 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct au1000_eth_platform_data au1xxx_eth0_platform_data = {
|
|
|
|
.phy1_search_mac0 = 1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct platform_device au1xxx_eth0_device = {
|
|
|
|
.name = "au1000-eth",
|
|
|
|
.id = 0,
|
2011-05-08 08:42:18 +00:00
|
|
|
.num_resources = MAC_RES_COUNT,
|
2009-11-10 00:13:30 +00:00
|
|
|
.dev.platform_data = &au1xxx_eth0_platform_data,
|
|
|
|
};
|
|
|
|
|
2011-05-08 08:42:18 +00:00
|
|
|
static struct resource au1xxx_eth1_resources[][MAC_RES_COUNT] __initdata = {
|
|
|
|
[ALCHEMY_CPU_AU1000] = {
|
|
|
|
MAC_RES(AU1000_MAC1_PHYS_ADDR,
|
|
|
|
AU1000_MACEN_PHYS_ADDR + 4,
|
|
|
|
AU1000_MAC1_DMA_INT)
|
|
|
|
},
|
|
|
|
[ALCHEMY_CPU_AU1500] = {
|
|
|
|
MAC_RES(AU1500_MAC1_PHYS_ADDR,
|
|
|
|
AU1500_MACEN_PHYS_ADDR + 4,
|
|
|
|
AU1500_MAC1_DMA_INT)
|
|
|
|
},
|
|
|
|
[ALCHEMY_CPU_AU1550] = {
|
|
|
|
MAC_RES(AU1000_MAC1_PHYS_ADDR,
|
|
|
|
AU1000_MACEN_PHYS_ADDR + 4,
|
|
|
|
AU1550_MAC1_DMA_INT)
|
|
|
|
},
|
2010-02-26 16:22:02 +00:00
|
|
|
};
|
|
|
|
|
2009-11-10 00:13:30 +00:00
|
|
|
static struct au1000_eth_platform_data au1xxx_eth1_platform_data = {
|
|
|
|
.phy1_search_mac0 = 1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static struct platform_device au1xxx_eth1_device = {
|
|
|
|
.name = "au1000-eth",
|
|
|
|
.id = 1,
|
2011-05-08 08:42:18 +00:00
|
|
|
.num_resources = MAC_RES_COUNT,
|
2009-11-10 00:13:30 +00:00
|
|
|
.dev.platform_data = &au1xxx_eth1_platform_data,
|
|
|
|
};
|
|
|
|
|
|
|
|
void __init au1xxx_override_eth_cfg(unsigned int port,
|
|
|
|
struct au1000_eth_platform_data *eth_data)
|
|
|
|
{
|
|
|
|
if (!eth_data || port > 1)
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (port == 0)
|
|
|
|
memcpy(&au1xxx_eth0_platform_data, eth_data,
|
|
|
|
sizeof(struct au1000_eth_platform_data));
|
|
|
|
else
|
|
|
|
memcpy(&au1xxx_eth1_platform_data, eth_data,
|
|
|
|
sizeof(struct au1000_eth_platform_data));
|
2011-05-08 08:42:18 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void __init alchemy_setup_macs(int ctype)
|
|
|
|
{
|
|
|
|
int ret, i;
|
|
|
|
unsigned char ethaddr[6];
|
|
|
|
struct resource *macres;
|
|
|
|
|
|
|
|
/* Handle 1st MAC */
|
|
|
|
if (alchemy_get_macs(ctype) < 1)
|
|
|
|
return;
|
|
|
|
|
|
|
|
macres = kmalloc(sizeof(struct resource) * MAC_RES_COUNT, GFP_KERNEL);
|
|
|
|
if (!macres) {
|
|
|
|
printk(KERN_INFO "Alchemy: no memory for MAC0 resources\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
memcpy(macres, au1xxx_eth0_resources[ctype],
|
|
|
|
sizeof(struct resource) * MAC_RES_COUNT);
|
|
|
|
au1xxx_eth0_device.resource = macres;
|
|
|
|
|
|
|
|
i = prom_get_ethernet_addr(ethaddr);
|
|
|
|
if (!i && !is_valid_ether_addr(au1xxx_eth0_platform_data.mac))
|
|
|
|
memcpy(au1xxx_eth0_platform_data.mac, ethaddr, 6);
|
|
|
|
|
|
|
|
ret = platform_device_register(&au1xxx_eth0_device);
|
2011-08-02 13:50:56 +00:00
|
|
|
if (ret)
|
2011-05-08 08:42:18 +00:00
|
|
|
printk(KERN_INFO "Alchemy: failed to register MAC0\n");
|
|
|
|
|
|
|
|
|
|
|
|
/* Handle 2nd MAC */
|
|
|
|
if (alchemy_get_macs(ctype) < 2)
|
|
|
|
return;
|
|
|
|
|
|
|
|
macres = kmalloc(sizeof(struct resource) * MAC_RES_COUNT, GFP_KERNEL);
|
|
|
|
if (!macres) {
|
|
|
|
printk(KERN_INFO "Alchemy: no memory for MAC1 resources\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
memcpy(macres, au1xxx_eth1_resources[ctype],
|
|
|
|
sizeof(struct resource) * MAC_RES_COUNT);
|
|
|
|
au1xxx_eth1_device.resource = macres;
|
|
|
|
|
|
|
|
ethaddr[5] += 1; /* next addr for 2nd MAC */
|
|
|
|
if (!i && !is_valid_ether_addr(au1xxx_eth1_platform_data.mac))
|
|
|
|
memcpy(au1xxx_eth1_platform_data.mac, ethaddr, 6);
|
|
|
|
|
|
|
|
/* Register second MAC if enabled in pinfunc */
|
|
|
|
if (!(au_readl(SYS_PINFUNC) & (u32)SYS_PF_NI2)) {
|
|
|
|
ret = platform_device_register(&au1xxx_eth1_device);
|
|
|
|
if (ret)
|
|
|
|
printk(KERN_INFO "Alchemy: failed to register MAC1\n");
|
|
|
|
}
|
2009-11-10 00:13:30 +00:00
|
|
|
}
|
|
|
|
|
2005-04-16 22:20:36 +00:00
|
|
|
static struct platform_device *au1xxx_platform_devices[] __initdata = {
|
|
|
|
&au1xxx_usb_ohci_device,
|
2005-04-04 01:06:19 +00:00
|
|
|
#ifdef CONFIG_FB_AU1100
|
|
|
|
&au1100_lcd_device,
|
|
|
|
#endif
|
2005-09-14 16:17:59 +00:00
|
|
|
#ifdef CONFIG_SOC_AU1200
|
|
|
|
&au1xxx_usb_ehci_device,
|
|
|
|
&au1xxx_usb_gdt_device,
|
|
|
|
&au1xxx_usb_otg_device,
|
|
|
|
&au1200_lcd_device,
|
2008-10-21 06:59:14 +00:00
|
|
|
&au1200_mmc0_device,
|
|
|
|
#ifndef CONFIG_MIPS_DB1200
|
|
|
|
&au1200_mmc1_device,
|
|
|
|
#endif
|
2005-09-14 16:17:59 +00:00
|
|
|
#endif
|
2008-01-27 17:14:52 +00:00
|
|
|
#ifdef SMBUS_PSC_BASE
|
|
|
|
&pbdb_smbus_device,
|
|
|
|
#endif
|
2005-04-16 22:20:36 +00:00
|
|
|
};
|
|
|
|
|
2008-04-30 19:18:41 +00:00
|
|
|
static int __init au1xxx_platform_init(void)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2011-05-08 08:42:18 +00:00
|
|
|
int err, ctype = alchemy_get_cputype();
|
2008-04-03 20:02:53 +00:00
|
|
|
|
2011-05-08 08:42:17 +00:00
|
|
|
alchemy_setup_uarts(ctype);
|
2011-05-08 08:42:18 +00:00
|
|
|
alchemy_setup_macs(ctype);
|
2010-07-21 12:30:50 +00:00
|
|
|
|
2010-07-17 14:38:48 +00:00
|
|
|
err = platform_add_devices(au1xxx_platform_devices,
|
|
|
|
ARRAY_SIZE(au1xxx_platform_devices));
|
|
|
|
return err;
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
arch_initcall(au1xxx_platform_init);
|