2013-03-26 01:34:24 +00:00
|
|
|
/*
|
|
|
|
* Device Tree Source for the r8a73a4 SoC
|
|
|
|
*
|
|
|
|
* Copyright (C) 2013 Renesas Solutions Corp.
|
|
|
|
* Copyright (C) 2013 Magnus Damm
|
|
|
|
*
|
|
|
|
* This file is licensed under the terms of the GNU General Public License
|
|
|
|
* version 2. This program is licensed "as is" without any warranty of any
|
|
|
|
* kind, whether express or implied.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/ {
|
|
|
|
compatible = "renesas,r8a73a4";
|
|
|
|
interrupt-parent = <&gic>;
|
2013-03-29 07:45:56 +00:00
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <2>;
|
2013-03-26 01:34:24 +00:00
|
|
|
|
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
cpu0: cpu@0 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a15";
|
|
|
|
reg = <0>;
|
|
|
|
clock-frequency = <1500000000>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
gic: interrupt-controller@f1001000 {
|
|
|
|
compatible = "arm,cortex-a15-gic";
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
#address-cells = <0>;
|
|
|
|
interrupt-controller;
|
2013-03-29 07:45:56 +00:00
|
|
|
reg = <0 0xf1001000 0 0x1000>,
|
|
|
|
<0 0xf1002000 0 0x1000>,
|
|
|
|
<0 0xf1004000 0 0x2000>,
|
|
|
|
<0 0xf1006000 0 0x2000>;
|
2013-03-26 01:34:24 +00:00
|
|
|
interrupts = <1 9 0xf04>;
|
|
|
|
|
|
|
|
gic-cpuif@4 {
|
|
|
|
compatible = "arm,gic-cpuif";
|
|
|
|
cpuif-id = <4>;
|
|
|
|
cpu = <&cpu0>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
timer {
|
|
|
|
compatible = "arm,armv7-timer";
|
|
|
|
interrupts = <1 13 0xf08>,
|
|
|
|
<1 14 0xf08>,
|
|
|
|
<1 11 0xf08>,
|
|
|
|
<1 10 0xf08>;
|
|
|
|
};
|
2013-03-26 01:34:42 +00:00
|
|
|
|
|
|
|
irqc0: interrupt-controller@e61c0000 {
|
|
|
|
compatible = "renesas,irqc";
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
2013-03-29 07:45:56 +00:00
|
|
|
reg = <0 0xe61c0000 0 0x200>;
|
2013-03-26 01:34:42 +00:00
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
interrupts = <0 0 4>, <0 1 4>, <0 2 4>, <0 3 4>,
|
|
|
|
<0 4 4>, <0 5 4>, <0 6 4>, <0 7 4>,
|
|
|
|
<0 8 4>, <0 9 4>, <0 10 4>, <0 11 4>,
|
|
|
|
<0 12 4>, <0 13 4>, <0 14 4>, <0 15 4>,
|
|
|
|
<0 16 4>, <0 17 4>, <0 18 4>, <0 19 4>,
|
|
|
|
<0 20 4>, <0 21 4>, <0 22 4>, <0 23 4>,
|
|
|
|
<0 24 4>, <0 25 4>, <0 26 4>, <0 27 4>,
|
|
|
|
<0 28 4>, <0 29 4>, <0 30 4>, <0 31 4>;
|
|
|
|
};
|
|
|
|
|
|
|
|
irqc1: interrupt-controller@e61c0200 {
|
|
|
|
compatible = "renesas,irqc";
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
interrupt-controller;
|
2013-03-29 07:45:56 +00:00
|
|
|
reg = <0 0xe61c0200 0 0x200>;
|
2013-03-26 01:34:42 +00:00
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
interrupts = <0 32 4>, <0 33 4>, <0 34 4>, <0 35 4>,
|
|
|
|
<0 36 4>, <0 37 4>, <0 38 4>, <0 39 4>,
|
|
|
|
<0 40 4>, <0 41 4>, <0 42 4>, <0 43 4>,
|
|
|
|
<0 44 4>, <0 45 4>, <0 46 4>, <0 47 4>,
|
|
|
|
<0 48 4>, <0 49 4>, <0 50 4>, <0 51 4>,
|
|
|
|
<0 52 4>, <0 53 4>, <0 54 4>, <0 55 4>,
|
|
|
|
<0 56 4>, <0 57 4>;
|
|
|
|
};
|
|
|
|
|
2013-03-26 06:18:15 +00:00
|
|
|
thermal@e61f0000 {
|
|
|
|
compatible = "renesas,rcar-thermal";
|
2013-03-29 07:45:56 +00:00
|
|
|
reg = <0 0xe61f0000 0 0x14>, <0 0xe61f0100 0 0x38>,
|
|
|
|
<0 0xe61f0200 0 0x38>, <0 0xe61f0300 0 0x38>;
|
2013-03-26 06:18:15 +00:00
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
interrupts = <0 69 4>;
|
|
|
|
};
|
2013-03-26 01:34:24 +00:00
|
|
|
};
|