2011-10-04 10:19:01 +00:00
|
|
|
/* exynos_drm.h
|
|
|
|
*
|
|
|
|
* Copyright (c) 2011 Samsung Electronics Co., Ltd.
|
|
|
|
* Authors:
|
|
|
|
* Inki Dae <inki.dae@samsung.com>
|
|
|
|
* Joonyoung Shim <jy0922.shim@samsung.com>
|
|
|
|
* Seung-Woo Kim <sw0312.kim@samsung.com>
|
|
|
|
*
|
2012-12-17 17:30:17 +00:00
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License as published by the
|
|
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
|
|
* option) any later version.
|
2011-10-04 10:19:01 +00:00
|
|
|
*/
|
|
|
|
#ifndef _EXYNOS_DRM_H_
|
|
|
|
#define _EXYNOS_DRM_H_
|
|
|
|
|
2012-10-04 17:21:50 +00:00
|
|
|
#include <uapi/drm/exynos_drm.h>
|
2013-08-21 14:22:01 +00:00
|
|
|
#include <video/videomode.h>
|
2012-05-17 11:06:32 +00:00
|
|
|
|
2011-10-04 10:19:01 +00:00
|
|
|
/**
|
2012-02-14 06:59:46 +00:00
|
|
|
* A structure for lcd panel information.
|
2011-10-04 10:19:01 +00:00
|
|
|
*
|
|
|
|
* @timing: default video mode for initializing
|
2012-02-14 06:59:46 +00:00
|
|
|
* @width_mm: physical size of lcd width.
|
|
|
|
* @height_mm: physical size of lcd height.
|
|
|
|
*/
|
|
|
|
struct exynos_drm_panel_info {
|
2013-08-21 14:22:01 +00:00
|
|
|
struct videomode vm;
|
2012-02-14 06:59:46 +00:00
|
|
|
u32 width_mm;
|
|
|
|
u32 height_mm;
|
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Platform Specific Structure for DRM based FIMD.
|
|
|
|
*
|
|
|
|
* @panel: default panel info for initializing
|
2011-10-04 10:19:01 +00:00
|
|
|
* @default_win: default window layer number to be used for UI.
|
|
|
|
* @bpp: default bit per pixel.
|
|
|
|
*/
|
|
|
|
struct exynos_drm_fimd_pdata {
|
2012-02-14 06:59:46 +00:00
|
|
|
struct exynos_drm_panel_info panel;
|
2011-10-04 10:19:01 +00:00
|
|
|
u32 vidcon0;
|
|
|
|
u32 vidcon1;
|
|
|
|
unsigned int default_win;
|
|
|
|
unsigned int bpp;
|
|
|
|
};
|
|
|
|
|
drm/exynos: added hdmi display support
This patch is hdmi display support for exynos drm driver.
There is already v4l2 based exynos hdmi driver in drivers/media/video/s5p-tv
and some low level code is already in s5p-tv and even headers for register
define are almost same. but in this patch, we decide not to consider separated
common code with s5p-tv.
Exynos HDMI is composed of 5 blocks, mixer, vp, hdmi, hdmiphy and ddc.
1. mixer. The piece of hardware responsible for mixing and blending multiple
data inputs before passing it to an output device. The mixer is capable of
handling up to three image layers. One is the output of VP. Other two are
images in RGB format. The blending factor, and layers' priority are controlled
by mixer's registers. The output is passed to HDMI.
2. vp (video processor). It is used for processing of NV12/NV21 data. An image
stored in RAM is accessed by DMA. The output in YCbCr444 format is send to
mixer.
3. hdmi. The piece of HW responsible for generation of HDMI packets. It takes
pixel data from mixer and transforms it into data frames. The output is send
to HDMIPHY interface.
4. hdmiphy. Physical interface for HDMI. Its duties are sending HDMI packets to
HDMI connector. Basically, it contains a PLL that produces source clock for
mixer, vp and hdmi.
5. ddc (display data channel). It is dedicated i2c channel to exchange display
information as edid with display monitor.
With plane support, exynos hdmi driver fully supports two mixer layes and vp
layer. Also vp layer supports multi buffer plane pixel formats having non
contigus memory spaces.
In exynos drm driver, common drm_hdmi driver to interface with drm framework
has opertion pointers for mixer and hdmi. this drm_hdmi driver is registered as
sub driver of exynos_drm. hdmi has hdmiphy and ddc i2c clients and controls
them. mixer controls all overlay layers in both mixer and vp.
Vblank interrupts for hdmi are handled by mixer internally because drm
framework cannot support multiple irq id. And pipe number is used to check
which display device irq happens.
History
v2: this version
- drm plane feature support to handle overlay layers.
- multi buffer plane pixel format support for vp layer.
- vp layer support
RFCv1: original
- at https://lkml.org/lkml/2011/11/4/164
Signed-off-by: Seung-Woo Kim <sw0312.kim@samsung.com>
Signed-off-by: Inki Dae <inki.dae@samsung.com>
Signed-off-by: Joonyoung Shim <jy0922.shim@samsung.com>
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
2011-12-21 08:39:39 +00:00
|
|
|
/**
|
|
|
|
* Platform Specific Structure for DRM based HDMI.
|
|
|
|
*
|
|
|
|
* @hdmi_dev: device point to specific hdmi driver.
|
|
|
|
* @mixer_dev: device point to specific mixer driver.
|
|
|
|
*
|
|
|
|
* this structure is used for common hdmi driver and each device object
|
|
|
|
* would be used to access specific device driver(hdmi or mixer driver)
|
|
|
|
*/
|
|
|
|
struct exynos_drm_common_hdmi_pd {
|
|
|
|
struct device *hdmi_dev;
|
|
|
|
struct device *mixer_dev;
|
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Platform Specific Structure for DRM based HDMI core.
|
|
|
|
*
|
2012-03-16 09:47:03 +00:00
|
|
|
* @is_v13: set if hdmi version 13 is.
|
2012-04-23 10:35:47 +00:00
|
|
|
* @cfg_hpd: function pointer to configure hdmi hotplug detection pin
|
|
|
|
* @get_hpd: function pointer to get value of hdmi hotplug detection pin
|
drm/exynos: added hdmi display support
This patch is hdmi display support for exynos drm driver.
There is already v4l2 based exynos hdmi driver in drivers/media/video/s5p-tv
and some low level code is already in s5p-tv and even headers for register
define are almost same. but in this patch, we decide not to consider separated
common code with s5p-tv.
Exynos HDMI is composed of 5 blocks, mixer, vp, hdmi, hdmiphy and ddc.
1. mixer. The piece of hardware responsible for mixing and blending multiple
data inputs before passing it to an output device. The mixer is capable of
handling up to three image layers. One is the output of VP. Other two are
images in RGB format. The blending factor, and layers' priority are controlled
by mixer's registers. The output is passed to HDMI.
2. vp (video processor). It is used for processing of NV12/NV21 data. An image
stored in RAM is accessed by DMA. The output in YCbCr444 format is send to
mixer.
3. hdmi. The piece of HW responsible for generation of HDMI packets. It takes
pixel data from mixer and transforms it into data frames. The output is send
to HDMIPHY interface.
4. hdmiphy. Physical interface for HDMI. Its duties are sending HDMI packets to
HDMI connector. Basically, it contains a PLL that produces source clock for
mixer, vp and hdmi.
5. ddc (display data channel). It is dedicated i2c channel to exchange display
information as edid with display monitor.
With plane support, exynos hdmi driver fully supports two mixer layes and vp
layer. Also vp layer supports multi buffer plane pixel formats having non
contigus memory spaces.
In exynos drm driver, common drm_hdmi driver to interface with drm framework
has opertion pointers for mixer and hdmi. this drm_hdmi driver is registered as
sub driver of exynos_drm. hdmi has hdmiphy and ddc i2c clients and controls
them. mixer controls all overlay layers in both mixer and vp.
Vblank interrupts for hdmi are handled by mixer internally because drm
framework cannot support multiple irq id. And pipe number is used to check
which display device irq happens.
History
v2: this version
- drm plane feature support to handle overlay layers.
- multi buffer plane pixel format support for vp layer.
- vp layer support
RFCv1: original
- at https://lkml.org/lkml/2011/11/4/164
Signed-off-by: Seung-Woo Kim <sw0312.kim@samsung.com>
Signed-off-by: Inki Dae <inki.dae@samsung.com>
Signed-off-by: Joonyoung Shim <jy0922.shim@samsung.com>
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
2011-12-21 08:39:39 +00:00
|
|
|
*/
|
|
|
|
struct exynos_drm_hdmi_pdata {
|
2012-04-23 10:35:47 +00:00
|
|
|
bool is_v13;
|
|
|
|
void (*cfg_hpd)(bool external);
|
|
|
|
int (*get_hpd)(void);
|
drm/exynos: added hdmi display support
This patch is hdmi display support for exynos drm driver.
There is already v4l2 based exynos hdmi driver in drivers/media/video/s5p-tv
and some low level code is already in s5p-tv and even headers for register
define are almost same. but in this patch, we decide not to consider separated
common code with s5p-tv.
Exynos HDMI is composed of 5 blocks, mixer, vp, hdmi, hdmiphy and ddc.
1. mixer. The piece of hardware responsible for mixing and blending multiple
data inputs before passing it to an output device. The mixer is capable of
handling up to three image layers. One is the output of VP. Other two are
images in RGB format. The blending factor, and layers' priority are controlled
by mixer's registers. The output is passed to HDMI.
2. vp (video processor). It is used for processing of NV12/NV21 data. An image
stored in RAM is accessed by DMA. The output in YCbCr444 format is send to
mixer.
3. hdmi. The piece of HW responsible for generation of HDMI packets. It takes
pixel data from mixer and transforms it into data frames. The output is send
to HDMIPHY interface.
4. hdmiphy. Physical interface for HDMI. Its duties are sending HDMI packets to
HDMI connector. Basically, it contains a PLL that produces source clock for
mixer, vp and hdmi.
5. ddc (display data channel). It is dedicated i2c channel to exchange display
information as edid with display monitor.
With plane support, exynos hdmi driver fully supports two mixer layes and vp
layer. Also vp layer supports multi buffer plane pixel formats having non
contigus memory spaces.
In exynos drm driver, common drm_hdmi driver to interface with drm framework
has opertion pointers for mixer and hdmi. this drm_hdmi driver is registered as
sub driver of exynos_drm. hdmi has hdmiphy and ddc i2c clients and controls
them. mixer controls all overlay layers in both mixer and vp.
Vblank interrupts for hdmi are handled by mixer internally because drm
framework cannot support multiple irq id. And pipe number is used to check
which display device irq happens.
History
v2: this version
- drm plane feature support to handle overlay layers.
- multi buffer plane pixel format support for vp layer.
- vp layer support
RFCv1: original
- at https://lkml.org/lkml/2011/11/4/164
Signed-off-by: Seung-Woo Kim <sw0312.kim@samsung.com>
Signed-off-by: Inki Dae <inki.dae@samsung.com>
Signed-off-by: Joonyoung Shim <jy0922.shim@samsung.com>
Signed-off-by: Kyungmin Park <kyungmin.park@samsung.com>
2011-12-21 08:39:39 +00:00
|
|
|
};
|
|
|
|
|
2012-12-14 08:58:55 +00:00
|
|
|
/**
|
|
|
|
* Platform Specific Structure for DRM based IPP.
|
|
|
|
*
|
|
|
|
* @inv_pclk: if set 1. invert pixel clock
|
|
|
|
* @inv_vsync: if set 1. invert vsync signal for wb
|
|
|
|
* @inv_href: if set 1. invert href signal
|
|
|
|
* @inv_hsync: if set 1. invert hsync signal for wb
|
|
|
|
*/
|
|
|
|
struct exynos_drm_ipp_pol {
|
|
|
|
unsigned int inv_pclk;
|
|
|
|
unsigned int inv_vsync;
|
|
|
|
unsigned int inv_href;
|
|
|
|
unsigned int inv_hsync;
|
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Platform Specific Structure for DRM based FIMC.
|
|
|
|
*
|
|
|
|
* @pol: current hardware block polarity settings.
|
|
|
|
* @clk_rate: current hardware clock rate.
|
|
|
|
*/
|
|
|
|
struct exynos_drm_fimc_pdata {
|
|
|
|
struct exynos_drm_ipp_pol pol;
|
|
|
|
int clk_rate;
|
|
|
|
};
|
|
|
|
|
2012-02-15 01:23:33 +00:00
|
|
|
#endif /* _EXYNOS_DRM_H_ */
|