mirror of
https://github.com/torvalds/linux.git
synced 2024-12-25 20:32:22 +00:00
de55acd100
Fix issue from two patches overlapping causing a kernel oops [ 3569.297449] Unable to handle kernel NULL pointer dereference at virtual address 00000088 [ 3569.306272] pgd = dc894000 [ 3569.309287] [00000088] *pgd=00000000 [ 3569.313104] Internal error: Oops: 5 [#1] SMP ARM [ 3569.317986] Modules linked in: ip6t_rpfilter ip6t_REJECT nf_reject_ipv6 xt_conntrack ebtable_filter ebtable_nat ebtable_broute bridge stp llc ebtables ip6table_security ip6table_raw ip6table_nat nf_conntrack_ipv6 nf_defrag_ipv6 nf_nat_ipv6 ip6table_mangle ip6table_filter ip6_tables iptable_security iptable_raw iptable_nat nf_conntrack_ipv4 nf_defrag_ipv4 nf_nat_ipv4 nf_nat nf_conntrack iptable_mangle musb_dsps cppi41 musb_hdrc phy_am335x udc_core phy_generic phy_am335x_control omap_sham omap_aes omap_rng omap_hwspinlock omap_mailbox hwspinlock_core musb_am335x omap_wdt at24 8250_omap leds_gpio cpufreq_dt smsc davinci_mdio mmc_block ti_cpsw cpsw_common ptp pps_core cpsw_ale davinci_cpdma omap_hsmmc omap_dma mmc_core i2c_dev [ 3569.386293] CPU: 0 PID: 1429 Comm: wdctl Not tainted 4.3.0-0.rc7.git0.1.fc24.armv7hl #1 [ 3569.394740] Hardware name: Generic AM33XX (Flattened Device Tree) [ 3569.401179] task: dbd11a00 ti: dbaac000 task.ti: dbaac000 [ 3569.406917] PC is at omap_wdt_get_timeleft+0xc/0x20 [omap_wdt] [ 3569.413106] LR is at watchdog_ioctl+0x3cc/0x42c [ 3569.417902] pc : [<bf0ab138>] lr : [<c0739c54>] psr: 600f0013 [ 3569.417902] sp : dbaadf18 ip : 00000003 fp : 7f5d3bbe [ 3569.430014] r10: 00000000 r9 : 00000003 r8 : bef21ab8 [ 3569.435535] r7 : dbbc0f7c r6 : dbbc0f18 r5 : bef21ab8 r4 : 00000000 [ 3569.442427] r3 : 00000000 r2 : 00000000 r1 : 8004570a r0 : dbbc0f18 [ 3569.449323] Flags: nZCv IRQs on FIQs on Mode SVC_32 ISA ARM Segment none [ 3569.456858] Control: 10c5387d Table: 9c894019 DAC: 00000051 [ 3569.462927] Process wdctl (pid: 1429, stack limit = 0xdbaac220) [ 3569.469179] Stack: (0xdbaadf18 to 0xdbaae000) [ 3569.473790] df00: bef21ab8 dbf60e38 [ 3569.482441] df20: dc91b840 8004570a bef21ab8 c03988a4 dbaadf48 dc854000 00000000 dd313850 [ 3569.491092] df40: ddf033b8 0000570a dc91b80b dbaadf3c dbf60e38 00000020 c0df9250 c0df6c48 [ 3569.499741] df60: dc91b840 8004570a 00000000 dc91b840 dc91b840 8004570a bef21ab8 00000003 [ 3569.508389] df80: 00000000 c03989d4 bef21b74 7f5d3bad 00000003 00000036 c020fcc4 dbaac000 [ 3569.517037] dfa0: 00000000 c020fb00 bef21b74 7f5d3bad 00000003 8004570a bef21ab8 00000001 [ 3569.525685] dfc0: bef21b74 7f5d3bad 00000003 00000036 00000001 00000000 7f5e4eb0 7f5d3bbe [ 3569.534334] dfe0: 7f5e4f10 bef21a3c 7f5d0a54 b6e97e0c a00f0010 00000003 00000000 00000000 [ 3569.543038] [<bf0ab138>] (omap_wdt_get_timeleft [omap_wdt]) from [<c0739c54>] (watchdog_ioctl+0x3cc/0x42c) [ 3569.553266] [<c0739c54>] (watchdog_ioctl) from [<c03988a4>] (do_vfs_ioctl+0x5bc/0x698) [ 3569.561648] [<c03988a4>] (do_vfs_ioctl) from [<c03989d4>] (SyS_ioctl+0x54/0x7c) [ 3569.569400] [<c03989d4>] (SyS_ioctl) from [<c020fb00>] (ret_fast_syscall+0x0/0x3c) [ 3569.577413] Code: e12fff1e e52de004 e8bd4000 e5903060 (e5933088) [ 3569.584089] ---[ end trace cec3039bd3ae610a ]--- Cc: <stable@vger.kernel.org> # v4.2+ Signed-off-by: Peter Robinson <pbrobinson@gmail.com> Acked-by: Lars Poeschel <poeschel@lemonage.de> Reviewed-by: Guenter Roeck <linux@roeck-us.net> Signed-off-by: Wim Van Sebroeck <wim@iguana.be>
381 lines
9.5 KiB
C
381 lines
9.5 KiB
C
/*
|
|
* omap_wdt.c
|
|
*
|
|
* Watchdog driver for the TI OMAP 16xx & 24xx/34xx 32KHz (non-secure) watchdog
|
|
*
|
|
* Author: MontaVista Software, Inc.
|
|
* <gdavis@mvista.com> or <source@mvista.com>
|
|
*
|
|
* 2003 (c) MontaVista Software, Inc. This file is licensed under the
|
|
* terms of the GNU General Public License version 2. This program is
|
|
* licensed "as is" without any warranty of any kind, whether express
|
|
* or implied.
|
|
*
|
|
* History:
|
|
*
|
|
* 20030527: George G. Davis <gdavis@mvista.com>
|
|
* Initially based on linux-2.4.19-rmk7-pxa1/drivers/char/sa1100_wdt.c
|
|
* (c) Copyright 2000 Oleg Drokin <green@crimea.edu>
|
|
* Based on SoftDog driver by Alan Cox <alan@lxorguk.ukuu.org.uk>
|
|
*
|
|
* Copyright (c) 2004 Texas Instruments.
|
|
* 1. Modified to support OMAP1610 32-KHz watchdog timer
|
|
* 2. Ported to 2.6 kernel
|
|
*
|
|
* Copyright (c) 2005 David Brownell
|
|
* Use the driver model and standard identifiers; handle bigger timeouts.
|
|
*/
|
|
|
|
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
|
|
|
|
#include <linux/module.h>
|
|
#include <linux/types.h>
|
|
#include <linux/kernel.h>
|
|
#include <linux/mm.h>
|
|
#include <linux/watchdog.h>
|
|
#include <linux/reboot.h>
|
|
#include <linux/err.h>
|
|
#include <linux/platform_device.h>
|
|
#include <linux/moduleparam.h>
|
|
#include <linux/io.h>
|
|
#include <linux/slab.h>
|
|
#include <linux/pm_runtime.h>
|
|
#include <linux/platform_data/omap-wd-timer.h>
|
|
|
|
#include "omap_wdt.h"
|
|
|
|
static bool nowayout = WATCHDOG_NOWAYOUT;
|
|
module_param(nowayout, bool, 0);
|
|
MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started "
|
|
"(default=" __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
|
|
|
|
static unsigned timer_margin;
|
|
module_param(timer_margin, uint, 0);
|
|
MODULE_PARM_DESC(timer_margin, "initial watchdog timeout (in seconds)");
|
|
|
|
#define to_omap_wdt_dev(_wdog) container_of(_wdog, struct omap_wdt_dev, wdog)
|
|
|
|
static bool early_enable;
|
|
module_param(early_enable, bool, 0);
|
|
MODULE_PARM_DESC(early_enable,
|
|
"Watchdog is started on module insertion (default=0)");
|
|
|
|
struct omap_wdt_dev {
|
|
struct watchdog_device wdog;
|
|
void __iomem *base; /* physical */
|
|
struct device *dev;
|
|
bool omap_wdt_users;
|
|
int wdt_trgr_pattern;
|
|
struct mutex lock; /* to avoid races with PM */
|
|
};
|
|
|
|
static void omap_wdt_reload(struct omap_wdt_dev *wdev)
|
|
{
|
|
void __iomem *base = wdev->base;
|
|
|
|
/* wait for posted write to complete */
|
|
while ((readl_relaxed(base + OMAP_WATCHDOG_WPS)) & 0x08)
|
|
cpu_relax();
|
|
|
|
wdev->wdt_trgr_pattern = ~wdev->wdt_trgr_pattern;
|
|
writel_relaxed(wdev->wdt_trgr_pattern, (base + OMAP_WATCHDOG_TGR));
|
|
|
|
/* wait for posted write to complete */
|
|
while ((readl_relaxed(base + OMAP_WATCHDOG_WPS)) & 0x08)
|
|
cpu_relax();
|
|
/* reloaded WCRR from WLDR */
|
|
}
|
|
|
|
static void omap_wdt_enable(struct omap_wdt_dev *wdev)
|
|
{
|
|
void __iomem *base = wdev->base;
|
|
|
|
/* Sequence to enable the watchdog */
|
|
writel_relaxed(0xBBBB, base + OMAP_WATCHDOG_SPR);
|
|
while ((readl_relaxed(base + OMAP_WATCHDOG_WPS)) & 0x10)
|
|
cpu_relax();
|
|
|
|
writel_relaxed(0x4444, base + OMAP_WATCHDOG_SPR);
|
|
while ((readl_relaxed(base + OMAP_WATCHDOG_WPS)) & 0x10)
|
|
cpu_relax();
|
|
}
|
|
|
|
static void omap_wdt_disable(struct omap_wdt_dev *wdev)
|
|
{
|
|
void __iomem *base = wdev->base;
|
|
|
|
/* sequence required to disable watchdog */
|
|
writel_relaxed(0xAAAA, base + OMAP_WATCHDOG_SPR); /* TIMER_MODE */
|
|
while (readl_relaxed(base + OMAP_WATCHDOG_WPS) & 0x10)
|
|
cpu_relax();
|
|
|
|
writel_relaxed(0x5555, base + OMAP_WATCHDOG_SPR); /* TIMER_MODE */
|
|
while (readl_relaxed(base + OMAP_WATCHDOG_WPS) & 0x10)
|
|
cpu_relax();
|
|
}
|
|
|
|
static void omap_wdt_set_timer(struct omap_wdt_dev *wdev,
|
|
unsigned int timeout)
|
|
{
|
|
u32 pre_margin = GET_WLDR_VAL(timeout);
|
|
void __iomem *base = wdev->base;
|
|
|
|
/* just count up at 32 KHz */
|
|
while (readl_relaxed(base + OMAP_WATCHDOG_WPS) & 0x04)
|
|
cpu_relax();
|
|
|
|
writel_relaxed(pre_margin, base + OMAP_WATCHDOG_LDR);
|
|
while (readl_relaxed(base + OMAP_WATCHDOG_WPS) & 0x04)
|
|
cpu_relax();
|
|
}
|
|
|
|
static int omap_wdt_start(struct watchdog_device *wdog)
|
|
{
|
|
struct omap_wdt_dev *wdev = to_omap_wdt_dev(wdog);
|
|
void __iomem *base = wdev->base;
|
|
|
|
mutex_lock(&wdev->lock);
|
|
|
|
wdev->omap_wdt_users = true;
|
|
|
|
pm_runtime_get_sync(wdev->dev);
|
|
|
|
/*
|
|
* Make sure the watchdog is disabled. This is unfortunately required
|
|
* because writing to various registers with the watchdog running has no
|
|
* effect.
|
|
*/
|
|
omap_wdt_disable(wdev);
|
|
|
|
/* initialize prescaler */
|
|
while (readl_relaxed(base + OMAP_WATCHDOG_WPS) & 0x01)
|
|
cpu_relax();
|
|
|
|
writel_relaxed((1 << 5) | (PTV << 2), base + OMAP_WATCHDOG_CNTRL);
|
|
while (readl_relaxed(base + OMAP_WATCHDOG_WPS) & 0x01)
|
|
cpu_relax();
|
|
|
|
omap_wdt_set_timer(wdev, wdog->timeout);
|
|
omap_wdt_reload(wdev); /* trigger loading of new timeout value */
|
|
omap_wdt_enable(wdev);
|
|
|
|
mutex_unlock(&wdev->lock);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int omap_wdt_stop(struct watchdog_device *wdog)
|
|
{
|
|
struct omap_wdt_dev *wdev = to_omap_wdt_dev(wdog);
|
|
|
|
mutex_lock(&wdev->lock);
|
|
omap_wdt_disable(wdev);
|
|
pm_runtime_put_sync(wdev->dev);
|
|
wdev->omap_wdt_users = false;
|
|
mutex_unlock(&wdev->lock);
|
|
return 0;
|
|
}
|
|
|
|
static int omap_wdt_ping(struct watchdog_device *wdog)
|
|
{
|
|
struct omap_wdt_dev *wdev = to_omap_wdt_dev(wdog);
|
|
|
|
mutex_lock(&wdev->lock);
|
|
omap_wdt_reload(wdev);
|
|
mutex_unlock(&wdev->lock);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int omap_wdt_set_timeout(struct watchdog_device *wdog,
|
|
unsigned int timeout)
|
|
{
|
|
struct omap_wdt_dev *wdev = to_omap_wdt_dev(wdog);
|
|
|
|
mutex_lock(&wdev->lock);
|
|
omap_wdt_disable(wdev);
|
|
omap_wdt_set_timer(wdev, timeout);
|
|
omap_wdt_enable(wdev);
|
|
omap_wdt_reload(wdev);
|
|
wdog->timeout = timeout;
|
|
mutex_unlock(&wdev->lock);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static unsigned int omap_wdt_get_timeleft(struct watchdog_device *wdog)
|
|
{
|
|
struct omap_wdt_dev *wdev = to_omap_wdt_dev(wdog);
|
|
void __iomem *base = wdev->base;
|
|
u32 value;
|
|
|
|
value = readl_relaxed(base + OMAP_WATCHDOG_CRR);
|
|
return GET_WCCR_SECS(value);
|
|
}
|
|
|
|
static const struct watchdog_info omap_wdt_info = {
|
|
.options = WDIOF_SETTIMEOUT | WDIOF_MAGICCLOSE | WDIOF_KEEPALIVEPING,
|
|
.identity = "OMAP Watchdog",
|
|
};
|
|
|
|
static const struct watchdog_ops omap_wdt_ops = {
|
|
.owner = THIS_MODULE,
|
|
.start = omap_wdt_start,
|
|
.stop = omap_wdt_stop,
|
|
.ping = omap_wdt_ping,
|
|
.set_timeout = omap_wdt_set_timeout,
|
|
.get_timeleft = omap_wdt_get_timeleft,
|
|
};
|
|
|
|
static int omap_wdt_probe(struct platform_device *pdev)
|
|
{
|
|
struct omap_wd_timer_platform_data *pdata = dev_get_platdata(&pdev->dev);
|
|
struct resource *res;
|
|
struct omap_wdt_dev *wdev;
|
|
int ret;
|
|
|
|
wdev = devm_kzalloc(&pdev->dev, sizeof(*wdev), GFP_KERNEL);
|
|
if (!wdev)
|
|
return -ENOMEM;
|
|
|
|
wdev->omap_wdt_users = false;
|
|
wdev->dev = &pdev->dev;
|
|
wdev->wdt_trgr_pattern = 0x1234;
|
|
mutex_init(&wdev->lock);
|
|
|
|
/* reserve static register mappings */
|
|
res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
|
wdev->base = devm_ioremap_resource(&pdev->dev, res);
|
|
if (IS_ERR(wdev->base))
|
|
return PTR_ERR(wdev->base);
|
|
|
|
wdev->wdog.info = &omap_wdt_info;
|
|
wdev->wdog.ops = &omap_wdt_ops;
|
|
wdev->wdog.min_timeout = TIMER_MARGIN_MIN;
|
|
wdev->wdog.max_timeout = TIMER_MARGIN_MAX;
|
|
wdev->wdog.parent = &pdev->dev;
|
|
|
|
if (watchdog_init_timeout(&wdev->wdog, timer_margin, &pdev->dev) < 0)
|
|
wdev->wdog.timeout = TIMER_MARGIN_DEFAULT;
|
|
|
|
watchdog_set_nowayout(&wdev->wdog, nowayout);
|
|
|
|
platform_set_drvdata(pdev, wdev);
|
|
|
|
pm_runtime_enable(wdev->dev);
|
|
pm_runtime_get_sync(wdev->dev);
|
|
|
|
if (pdata && pdata->read_reset_sources) {
|
|
u32 rs = pdata->read_reset_sources();
|
|
if (rs & (1 << OMAP_MPU_WD_RST_SRC_ID_SHIFT))
|
|
wdev->wdog.bootstatus = WDIOF_CARDRESET;
|
|
}
|
|
|
|
omap_wdt_disable(wdev);
|
|
|
|
ret = watchdog_register_device(&wdev->wdog);
|
|
if (ret) {
|
|
pm_runtime_disable(wdev->dev);
|
|
return ret;
|
|
}
|
|
|
|
pr_info("OMAP Watchdog Timer Rev 0x%02x: initial timeout %d sec\n",
|
|
readl_relaxed(wdev->base + OMAP_WATCHDOG_REV) & 0xFF,
|
|
wdev->wdog.timeout);
|
|
|
|
pm_runtime_put_sync(wdev->dev);
|
|
|
|
if (early_enable)
|
|
omap_wdt_start(&wdev->wdog);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static void omap_wdt_shutdown(struct platform_device *pdev)
|
|
{
|
|
struct omap_wdt_dev *wdev = platform_get_drvdata(pdev);
|
|
|
|
mutex_lock(&wdev->lock);
|
|
if (wdev->omap_wdt_users) {
|
|
omap_wdt_disable(wdev);
|
|
pm_runtime_put_sync(wdev->dev);
|
|
}
|
|
mutex_unlock(&wdev->lock);
|
|
}
|
|
|
|
static int omap_wdt_remove(struct platform_device *pdev)
|
|
{
|
|
struct omap_wdt_dev *wdev = platform_get_drvdata(pdev);
|
|
|
|
pm_runtime_disable(wdev->dev);
|
|
watchdog_unregister_device(&wdev->wdog);
|
|
|
|
return 0;
|
|
}
|
|
|
|
#ifdef CONFIG_PM
|
|
|
|
/* REVISIT ... not clear this is the best way to handle system suspend; and
|
|
* it's very inappropriate for selective device suspend (e.g. suspending this
|
|
* through sysfs rather than by stopping the watchdog daemon). Also, this
|
|
* may not play well enough with NOWAYOUT...
|
|
*/
|
|
|
|
static int omap_wdt_suspend(struct platform_device *pdev, pm_message_t state)
|
|
{
|
|
struct omap_wdt_dev *wdev = platform_get_drvdata(pdev);
|
|
|
|
mutex_lock(&wdev->lock);
|
|
if (wdev->omap_wdt_users) {
|
|
omap_wdt_disable(wdev);
|
|
pm_runtime_put_sync(wdev->dev);
|
|
}
|
|
mutex_unlock(&wdev->lock);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static int omap_wdt_resume(struct platform_device *pdev)
|
|
{
|
|
struct omap_wdt_dev *wdev = platform_get_drvdata(pdev);
|
|
|
|
mutex_lock(&wdev->lock);
|
|
if (wdev->omap_wdt_users) {
|
|
pm_runtime_get_sync(wdev->dev);
|
|
omap_wdt_enable(wdev);
|
|
omap_wdt_reload(wdev);
|
|
}
|
|
mutex_unlock(&wdev->lock);
|
|
|
|
return 0;
|
|
}
|
|
|
|
#else
|
|
#define omap_wdt_suspend NULL
|
|
#define omap_wdt_resume NULL
|
|
#endif
|
|
|
|
static const struct of_device_id omap_wdt_of_match[] = {
|
|
{ .compatible = "ti,omap3-wdt", },
|
|
{},
|
|
};
|
|
MODULE_DEVICE_TABLE(of, omap_wdt_of_match);
|
|
|
|
static struct platform_driver omap_wdt_driver = {
|
|
.probe = omap_wdt_probe,
|
|
.remove = omap_wdt_remove,
|
|
.shutdown = omap_wdt_shutdown,
|
|
.suspend = omap_wdt_suspend,
|
|
.resume = omap_wdt_resume,
|
|
.driver = {
|
|
.name = "omap_wdt",
|
|
.of_match_table = omap_wdt_of_match,
|
|
},
|
|
};
|
|
|
|
module_platform_driver(omap_wdt_driver);
|
|
|
|
MODULE_AUTHOR("George G. Davis");
|
|
MODULE_LICENSE("GPL");
|
|
MODULE_ALIAS("platform:omap_wdt");
|