mirror of
https://github.com/torvalds/linux.git
synced 2024-12-04 01:51:34 +00:00
c23be918c5
Prabhakar <prabhakar.csengg@gmail.com> says: From: Lad Prabhakar <prabhakar.mahadev-lad.rj@bp.renesas.com> non-coherent DMA support for AX45MP ==================================== On the Andes AX45MP core, cache coherency is a specification option so it may not be supported. In this case DMA will fail. To get around with this issue this patch series does the below: 1] Andes alternative ports is implemented as errata which checks if the IOCP is missing and only then applies to CMO errata. One vendor specific SBI EXT (ANDES_SBI_EXT_IOCP_SW_WORKAROUND) is implemented as part of errata. Below are the configs which Andes port provides (and are selected by RZ/Five): - ERRATA_ANDES - ERRATA_ANDES_CMO OpenSBI patch supporting ANDES_SBI_EXT_IOCP_SW_WORKAROUND SBI is now part v1.3 release. 2] Andes AX45MP core has a Programmable Physical Memory Attributes (PMA) block that allows dynamic adjustment of memory attributes in the runtime. It contains a configurable amount of PMA entries implemented as CSR registers to control the attributes of memory locations in interest. OpenSBI configures the PMA regions as required and creates a reserve memory node and propagates it to the higher boot stack. Currently OpenSBI (upstream) configures the required PMA region and passes this a shared DMA pool to Linux. reserved-memory { #address-cells = <2>; #size-cells = <2>; ranges; pma_resv0@58000000 { compatible = "shared-dma-pool"; reg = <0x0 0x58000000 0x0 0x08000000>; no-map; linux,dma-default; }; }; The above shared DMA pool gets appended to Linux DTB so the DMA memory requests go through this region. 3] We provide callbacks to synchronize specific content between memory and cache. 4] RZ/Five SoC selects the below configs - AX45MP_L2_CACHE - DMA_GLOBAL_POOL - ERRATA_ANDES - ERRATA_ANDES_CMO ----------x---------------------x--------------------x---------------x---- * b4-shazam-merge: soc: renesas: Kconfig: Select the required configs for RZ/Five SoC cache: Add L2 cache management for Andes AX45MP RISC-V core dt-bindings: cache: andestech,ax45mp-cache: Add DT binding documentation for L2 cache controller riscv: mm: dma-noncoherent: nonstandard cache operations support riscv: errata: Add Andes alternative ports riscv: asm: vendorid_list: Add Andes Technology to the vendors list Link: https://lore.kernel.org/r/20230818135723.80612-1-prabhakar.mahadev-lad.rj@bp.renesas.com Signed-off-by: Palmer Dabbelt <palmer@rivosinc.com>
237 lines
6.0 KiB
C
237 lines
6.0 KiB
C
// SPDX-License-Identifier: GPL-2.0-only
|
|
/*
|
|
* alternative runtime patching
|
|
* inspired by the ARM64 and x86 version
|
|
*
|
|
* Copyright (C) 2021 Sifive.
|
|
*/
|
|
|
|
#include <linux/init.h>
|
|
#include <linux/module.h>
|
|
#include <linux/cpu.h>
|
|
#include <linux/uaccess.h>
|
|
#include <asm/alternative.h>
|
|
#include <asm/module.h>
|
|
#include <asm/sections.h>
|
|
#include <asm/vdso.h>
|
|
#include <asm/vendorid_list.h>
|
|
#include <asm/sbi.h>
|
|
#include <asm/csr.h>
|
|
#include <asm/insn.h>
|
|
#include <asm/patch.h>
|
|
|
|
struct cpu_manufacturer_info_t {
|
|
unsigned long vendor_id;
|
|
unsigned long arch_id;
|
|
unsigned long imp_id;
|
|
void (*patch_func)(struct alt_entry *begin, struct alt_entry *end,
|
|
unsigned long archid, unsigned long impid,
|
|
unsigned int stage);
|
|
};
|
|
|
|
static void riscv_fill_cpu_mfr_info(struct cpu_manufacturer_info_t *cpu_mfr_info)
|
|
{
|
|
#ifdef CONFIG_RISCV_M_MODE
|
|
cpu_mfr_info->vendor_id = csr_read(CSR_MVENDORID);
|
|
cpu_mfr_info->arch_id = csr_read(CSR_MARCHID);
|
|
cpu_mfr_info->imp_id = csr_read(CSR_MIMPID);
|
|
#else
|
|
cpu_mfr_info->vendor_id = sbi_get_mvendorid();
|
|
cpu_mfr_info->arch_id = sbi_get_marchid();
|
|
cpu_mfr_info->imp_id = sbi_get_mimpid();
|
|
#endif
|
|
|
|
switch (cpu_mfr_info->vendor_id) {
|
|
#ifdef CONFIG_ERRATA_ANDES
|
|
case ANDESTECH_VENDOR_ID:
|
|
cpu_mfr_info->patch_func = andes_errata_patch_func;
|
|
break;
|
|
#endif
|
|
#ifdef CONFIG_ERRATA_SIFIVE
|
|
case SIFIVE_VENDOR_ID:
|
|
cpu_mfr_info->patch_func = sifive_errata_patch_func;
|
|
break;
|
|
#endif
|
|
#ifdef CONFIG_ERRATA_THEAD
|
|
case THEAD_VENDOR_ID:
|
|
cpu_mfr_info->patch_func = thead_errata_patch_func;
|
|
break;
|
|
#endif
|
|
default:
|
|
cpu_mfr_info->patch_func = NULL;
|
|
}
|
|
}
|
|
|
|
static u32 riscv_instruction_at(void *p)
|
|
{
|
|
u16 *parcel = p;
|
|
|
|
return (u32)parcel[0] | (u32)parcel[1] << 16;
|
|
}
|
|
|
|
static void riscv_alternative_fix_auipc_jalr(void *ptr, u32 auipc_insn,
|
|
u32 jalr_insn, int patch_offset)
|
|
{
|
|
u32 call[2] = { auipc_insn, jalr_insn };
|
|
s32 imm;
|
|
|
|
/* get and adjust new target address */
|
|
imm = riscv_insn_extract_utype_itype_imm(auipc_insn, jalr_insn);
|
|
imm -= patch_offset;
|
|
|
|
/* update instructions */
|
|
riscv_insn_insert_utype_itype_imm(&call[0], &call[1], imm);
|
|
|
|
/* patch the call place again */
|
|
patch_text_nosync(ptr, call, sizeof(u32) * 2);
|
|
}
|
|
|
|
static void riscv_alternative_fix_jal(void *ptr, u32 jal_insn, int patch_offset)
|
|
{
|
|
s32 imm;
|
|
|
|
/* get and adjust new target address */
|
|
imm = riscv_insn_extract_jtype_imm(jal_insn);
|
|
imm -= patch_offset;
|
|
|
|
/* update instruction */
|
|
riscv_insn_insert_jtype_imm(&jal_insn, imm);
|
|
|
|
/* patch the call place again */
|
|
patch_text_nosync(ptr, &jal_insn, sizeof(u32));
|
|
}
|
|
|
|
void riscv_alternative_fix_offsets(void *alt_ptr, unsigned int len,
|
|
int patch_offset)
|
|
{
|
|
int num_insn = len / sizeof(u32);
|
|
int i;
|
|
|
|
for (i = 0; i < num_insn; i++) {
|
|
u32 insn = riscv_instruction_at(alt_ptr + i * sizeof(u32));
|
|
|
|
/*
|
|
* May be the start of an auipc + jalr pair
|
|
* Needs to check that at least one more instruction
|
|
* is in the list.
|
|
*/
|
|
if (riscv_insn_is_auipc(insn) && i < num_insn - 1) {
|
|
u32 insn2 = riscv_instruction_at(alt_ptr + (i + 1) * sizeof(u32));
|
|
|
|
if (!riscv_insn_is_jalr(insn2))
|
|
continue;
|
|
|
|
/* if instruction pair is a call, it will use the ra register */
|
|
if (RV_EXTRACT_RD_REG(insn) != 1)
|
|
continue;
|
|
|
|
riscv_alternative_fix_auipc_jalr(alt_ptr + i * sizeof(u32),
|
|
insn, insn2, patch_offset);
|
|
i++;
|
|
}
|
|
|
|
if (riscv_insn_is_jal(insn)) {
|
|
s32 imm = riscv_insn_extract_jtype_imm(insn);
|
|
|
|
/* Don't modify jumps inside the alternative block */
|
|
if ((alt_ptr + i * sizeof(u32) + imm) >= alt_ptr &&
|
|
(alt_ptr + i * sizeof(u32) + imm) < (alt_ptr + len))
|
|
continue;
|
|
|
|
riscv_alternative_fix_jal(alt_ptr + i * sizeof(u32),
|
|
insn, patch_offset);
|
|
}
|
|
}
|
|
}
|
|
|
|
/*
|
|
* This is called very early in the boot process (directly after we run
|
|
* a feature detect on the boot CPU). No need to worry about other CPUs
|
|
* here.
|
|
*/
|
|
static void __init_or_module _apply_alternatives(struct alt_entry *begin,
|
|
struct alt_entry *end,
|
|
unsigned int stage)
|
|
{
|
|
struct cpu_manufacturer_info_t cpu_mfr_info;
|
|
|
|
riscv_fill_cpu_mfr_info(&cpu_mfr_info);
|
|
|
|
riscv_cpufeature_patch_func(begin, end, stage);
|
|
|
|
if (!cpu_mfr_info.patch_func)
|
|
return;
|
|
|
|
cpu_mfr_info.patch_func(begin, end,
|
|
cpu_mfr_info.arch_id,
|
|
cpu_mfr_info.imp_id,
|
|
stage);
|
|
}
|
|
|
|
#ifdef CONFIG_MMU
|
|
static void __init apply_vdso_alternatives(void)
|
|
{
|
|
const Elf_Ehdr *hdr;
|
|
const Elf_Shdr *shdr;
|
|
const Elf_Shdr *alt;
|
|
struct alt_entry *begin, *end;
|
|
|
|
hdr = (Elf_Ehdr *)vdso_start;
|
|
shdr = (void *)hdr + hdr->e_shoff;
|
|
alt = find_section(hdr, shdr, ".alternative");
|
|
if (!alt)
|
|
return;
|
|
|
|
begin = (void *)hdr + alt->sh_offset,
|
|
end = (void *)hdr + alt->sh_offset + alt->sh_size,
|
|
|
|
_apply_alternatives((struct alt_entry *)begin,
|
|
(struct alt_entry *)end,
|
|
RISCV_ALTERNATIVES_BOOT);
|
|
}
|
|
#else
|
|
static void __init apply_vdso_alternatives(void) { }
|
|
#endif
|
|
|
|
void __init apply_boot_alternatives(void)
|
|
{
|
|
/* If called on non-boot cpu things could go wrong */
|
|
WARN_ON(smp_processor_id() != 0);
|
|
|
|
_apply_alternatives((struct alt_entry *)__alt_start,
|
|
(struct alt_entry *)__alt_end,
|
|
RISCV_ALTERNATIVES_BOOT);
|
|
|
|
apply_vdso_alternatives();
|
|
}
|
|
|
|
/*
|
|
* apply_early_boot_alternatives() is called from setup_vm() with MMU-off.
|
|
*
|
|
* Following requirements should be honoured for it to work correctly:
|
|
* 1) It should use PC-relative addressing for accessing kernel symbols.
|
|
* To achieve this we always use GCC cmodel=medany.
|
|
* 2) The compiler instrumentation for FTRACE will not work for setup_vm()
|
|
* so disable compiler instrumentation when FTRACE is enabled.
|
|
*
|
|
* Currently, the above requirements are honoured by using custom CFLAGS
|
|
* for alternative.o in kernel/Makefile.
|
|
*/
|
|
void __init apply_early_boot_alternatives(void)
|
|
{
|
|
#ifdef CONFIG_RISCV_ALTERNATIVE_EARLY
|
|
_apply_alternatives((struct alt_entry *)__alt_start,
|
|
(struct alt_entry *)__alt_end,
|
|
RISCV_ALTERNATIVES_EARLY_BOOT);
|
|
#endif
|
|
}
|
|
|
|
#ifdef CONFIG_MODULES
|
|
void apply_module_alternatives(void *start, size_t length)
|
|
{
|
|
_apply_alternatives((struct alt_entry *)start,
|
|
(struct alt_entry *)(start + length),
|
|
RISCV_ALTERNATIVES_MODULE);
|
|
}
|
|
#endif
|