mirror of
https://github.com/torvalds/linux.git
synced 2024-11-25 05:32:00 +00:00
ddb8a8a022
Add support for the i.MX9 DDR controller, which has different register offsets and some function changes compared to the existing fsl_ddr controller. The ECC and error injection functions are almost the same, so update and reuse the driver for i.MX9. Add a special type 'TYPE_IMX9' specifically for the i.MX9 controller to distinguish the differences. Signed-off-by: Ye Li <ye.li@nxp.com> Signed-off-by: Frank Li <Frank.Li@nxp.com> Signed-off-by: Borislav Petkov (AMD) <bp@alien8.de> Reviewed-by: Peng Fan <peng.fan@nxp.com> Link: https://lore.kernel.org/r/20241016-imx95_edac-v3-5-86ae6fc2756a@nxp.com
78 lines
1.8 KiB
C
78 lines
1.8 KiB
C
/*
|
|
* Freescale Memory Controller kernel module
|
|
*
|
|
* Author: York Sun <york.sun@nxp.com>
|
|
*
|
|
* Copyright 2016 NXP Semiconductor
|
|
*
|
|
* Derived from mpc85xx_edac.c
|
|
* Author: Dave Jiang <djiang@mvista.com>
|
|
*
|
|
* 2006-2007 (c) MontaVista Software, Inc. This file is licensed under
|
|
* the terms of the GNU General Public License version 2. This program
|
|
* is licensed "as is" without any warranty of any kind, whether express
|
|
* or implied.
|
|
*/
|
|
|
|
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
|
|
|
|
#include "edac_module.h"
|
|
#include "fsl_ddr_edac.h"
|
|
|
|
static const struct of_device_id fsl_ddr_mc_err_of_match[] = {
|
|
{ .compatible = "fsl,qoriq-memory-controller", },
|
|
{ .compatible = "nxp,imx9-memory-controller", .data = (void *)TYPE_IMX9, },
|
|
{},
|
|
};
|
|
MODULE_DEVICE_TABLE(of, fsl_ddr_mc_err_of_match);
|
|
|
|
static struct platform_driver fsl_ddr_mc_err_driver = {
|
|
.probe = fsl_mc_err_probe,
|
|
.remove_new = fsl_mc_err_remove,
|
|
.driver = {
|
|
.name = "fsl_ddr_mc_err",
|
|
.of_match_table = fsl_ddr_mc_err_of_match,
|
|
},
|
|
};
|
|
|
|
static int __init fsl_ddr_mc_init(void)
|
|
{
|
|
int res;
|
|
|
|
if (ghes_get_devices())
|
|
return -EBUSY;
|
|
|
|
/* make sure error reporting method is sane */
|
|
switch (edac_op_state) {
|
|
case EDAC_OPSTATE_POLL:
|
|
case EDAC_OPSTATE_INT:
|
|
break;
|
|
default:
|
|
edac_op_state = EDAC_OPSTATE_INT;
|
|
break;
|
|
}
|
|
|
|
res = platform_driver_register(&fsl_ddr_mc_err_driver);
|
|
if (res) {
|
|
pr_err("MC fails to register\n");
|
|
return res;
|
|
}
|
|
|
|
return 0;
|
|
}
|
|
|
|
module_init(fsl_ddr_mc_init);
|
|
|
|
static void __exit fsl_ddr_mc_exit(void)
|
|
{
|
|
platform_driver_unregister(&fsl_ddr_mc_err_driver);
|
|
}
|
|
|
|
module_exit(fsl_ddr_mc_exit);
|
|
|
|
MODULE_DESCRIPTION("Freescale Layerscape EDAC driver");
|
|
MODULE_LICENSE("GPL");
|
|
MODULE_AUTHOR("NXP Semiconductor");
|
|
module_param(edac_op_state, int, 0444);
|
|
MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll, 2=Interrupt");
|