mirror of
https://github.com/torvalds/linux.git
synced 2024-12-25 12:21:37 +00:00
830145796a
The arch/arm/mach-exynos4 directory (CONFIG_ARCH_EXYNOS4) has made for plaforms based on EXYNOS4 SoCs. But since upcoming Samsung's SoCs such as EXYNOS5 (ARM Cortex A15) can reuse most codes in current mach-exynos4, one mach-exynos directory will be used for them. This patch changes to CONFIG_ARCH_EXYNOS (arch/arm/mach-exynos) but keeps original CONFIG_ARCH_EXYNOS4 in mach-exynos/Kconfig to avoid changing in driver side. Cc: Arnd Bergmann <arnd@arndb.de> Cc: Russell King <rmk+kernel@arm.linux.org.uk> Signed-off-by: Kukjin Kim <kgene.kim@samsung.com>
221 lines
9.2 KiB
C
221 lines
9.2 KiB
C
/* linux/arch/arm/mach-exynos4/include/mach/regs-pmu.h
|
|
*
|
|
* Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
|
|
* http://www.samsung.com
|
|
*
|
|
* EXYNOS4 - Power management unit definition
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
* published by the Free Software Foundation.
|
|
*/
|
|
|
|
#ifndef __ASM_ARCH_REGS_PMU_H
|
|
#define __ASM_ARCH_REGS_PMU_H __FILE__
|
|
|
|
#include <mach/map.h>
|
|
|
|
#define S5P_PMUREG(x) (S5P_VA_PMU + (x))
|
|
|
|
#define S5P_CENTRAL_SEQ_CONFIGURATION S5P_PMUREG(0x0200)
|
|
|
|
#define S5P_CENTRAL_LOWPWR_CFG (1 << 16)
|
|
|
|
#define S5P_CENTRAL_SEQ_OPTION S5P_PMUREG(0x0208)
|
|
|
|
#define S5P_USE_STANDBY_WFI0 (1 << 16)
|
|
#define S5P_USE_STANDBY_WFI1 (1 << 17)
|
|
#define S5P_USE_STANDBYWFI_ISP_ARM (1 << 18)
|
|
#define S5P_USE_STANDBY_WFE0 (1 << 24)
|
|
#define S5P_USE_STANDBY_WFE1 (1 << 25)
|
|
#define S5P_USE_STANDBYWFE_ISP_ARM (1 << 26)
|
|
|
|
#define S5P_SWRESET S5P_PMUREG(0x0400)
|
|
|
|
#define S5P_WAKEUP_STAT S5P_PMUREG(0x0600)
|
|
#define S5P_EINT_WAKEUP_MASK S5P_PMUREG(0x0604)
|
|
#define S5P_WAKEUP_MASK S5P_PMUREG(0x0608)
|
|
|
|
#define S5P_HDMI_PHY_CONTROL S5P_PMUREG(0x0700)
|
|
#define S5P_HDMI_PHY_ENABLE (1 << 0)
|
|
|
|
#define S5P_DAC_PHY_CONTROL S5P_PMUREG(0x070C)
|
|
#define S5P_DAC_PHY_ENABLE (1 << 0)
|
|
|
|
#define S5P_MIPI_DPHY_CONTROL(n) S5P_PMUREG(0x0710 + (n) * 4)
|
|
#define S5P_MIPI_DPHY_ENABLE (1 << 0)
|
|
#define S5P_MIPI_DPHY_SRESETN (1 << 1)
|
|
#define S5P_MIPI_DPHY_MRESETN (1 << 2)
|
|
|
|
#define S5P_INFORM0 S5P_PMUREG(0x0800)
|
|
#define S5P_INFORM1 S5P_PMUREG(0x0804)
|
|
#define S5P_INFORM2 S5P_PMUREG(0x0808)
|
|
#define S5P_INFORM3 S5P_PMUREG(0x080C)
|
|
#define S5P_INFORM4 S5P_PMUREG(0x0810)
|
|
#define S5P_INFORM5 S5P_PMUREG(0x0814)
|
|
#define S5P_INFORM6 S5P_PMUREG(0x0818)
|
|
#define S5P_INFORM7 S5P_PMUREG(0x081C)
|
|
|
|
#define S5P_ARM_CORE0_LOWPWR S5P_PMUREG(0x1000)
|
|
#define S5P_DIS_IRQ_CORE0 S5P_PMUREG(0x1004)
|
|
#define S5P_DIS_IRQ_CENTRAL0 S5P_PMUREG(0x1008)
|
|
#define S5P_ARM_CORE1_LOWPWR S5P_PMUREG(0x1010)
|
|
#define S5P_DIS_IRQ_CORE1 S5P_PMUREG(0x1014)
|
|
#define S5P_DIS_IRQ_CENTRAL1 S5P_PMUREG(0x1018)
|
|
#define S5P_ARM_COMMON_LOWPWR S5P_PMUREG(0x1080)
|
|
#define S5P_L2_0_LOWPWR S5P_PMUREG(0x10C0)
|
|
#define S5P_L2_1_LOWPWR S5P_PMUREG(0x10C4)
|
|
#define S5P_CMU_ACLKSTOP_LOWPWR S5P_PMUREG(0x1100)
|
|
#define S5P_CMU_SCLKSTOP_LOWPWR S5P_PMUREG(0x1104)
|
|
#define S5P_CMU_RESET_LOWPWR S5P_PMUREG(0x110C)
|
|
#define S5P_APLL_SYSCLK_LOWPWR S5P_PMUREG(0x1120)
|
|
#define S5P_MPLL_SYSCLK_LOWPWR S5P_PMUREG(0x1124)
|
|
#define S5P_VPLL_SYSCLK_LOWPWR S5P_PMUREG(0x1128)
|
|
#define S5P_EPLL_SYSCLK_LOWPWR S5P_PMUREG(0x112C)
|
|
#define S5P_CMU_CLKSTOP_GPS_ALIVE_LOWPWR S5P_PMUREG(0x1138)
|
|
#define S5P_CMU_RESET_GPSALIVE_LOWPWR S5P_PMUREG(0x113C)
|
|
#define S5P_CMU_CLKSTOP_CAM_LOWPWR S5P_PMUREG(0x1140)
|
|
#define S5P_CMU_CLKSTOP_TV_LOWPWR S5P_PMUREG(0x1144)
|
|
#define S5P_CMU_CLKSTOP_MFC_LOWPWR S5P_PMUREG(0x1148)
|
|
#define S5P_CMU_CLKSTOP_G3D_LOWPWR S5P_PMUREG(0x114C)
|
|
#define S5P_CMU_CLKSTOP_LCD0_LOWPWR S5P_PMUREG(0x1150)
|
|
#define S5P_CMU_CLKSTOP_MAUDIO_LOWPWR S5P_PMUREG(0x1158)
|
|
#define S5P_CMU_CLKSTOP_GPS_LOWPWR S5P_PMUREG(0x115C)
|
|
#define S5P_CMU_RESET_CAM_LOWPWR S5P_PMUREG(0x1160)
|
|
#define S5P_CMU_RESET_TV_LOWPWR S5P_PMUREG(0x1164)
|
|
#define S5P_CMU_RESET_MFC_LOWPWR S5P_PMUREG(0x1168)
|
|
#define S5P_CMU_RESET_G3D_LOWPWR S5P_PMUREG(0x116C)
|
|
#define S5P_CMU_RESET_LCD0_LOWPWR S5P_PMUREG(0x1170)
|
|
#define S5P_CMU_RESET_MAUDIO_LOWPWR S5P_PMUREG(0x1178)
|
|
#define S5P_CMU_RESET_GPS_LOWPWR S5P_PMUREG(0x117C)
|
|
#define S5P_TOP_BUS_LOWPWR S5P_PMUREG(0x1180)
|
|
#define S5P_TOP_RETENTION_LOWPWR S5P_PMUREG(0x1184)
|
|
#define S5P_TOP_PWR_LOWPWR S5P_PMUREG(0x1188)
|
|
#define S5P_LOGIC_RESET_LOWPWR S5P_PMUREG(0x11A0)
|
|
#define S5P_ONENAND_MEM_LOWPWR S5P_PMUREG(0x11C0)
|
|
#define S5P_G2D_ACP_MEM_LOWPWR S5P_PMUREG(0x11C8)
|
|
#define S5P_USBOTG_MEM_LOWPWR S5P_PMUREG(0x11CC)
|
|
#define S5P_HSMMC_MEM_LOWPWR S5P_PMUREG(0x11D0)
|
|
#define S5P_CSSYS_MEM_LOWPWR S5P_PMUREG(0x11D4)
|
|
#define S5P_SECSS_MEM_LOWPWR S5P_PMUREG(0x11D8)
|
|
#define S5P_PAD_RETENTION_DRAM_LOWPWR S5P_PMUREG(0x1200)
|
|
#define S5P_PAD_RETENTION_MAUDIO_LOWPWR S5P_PMUREG(0x1204)
|
|
#define S5P_PAD_RETENTION_GPIO_LOWPWR S5P_PMUREG(0x1220)
|
|
#define S5P_PAD_RETENTION_UART_LOWPWR S5P_PMUREG(0x1224)
|
|
#define S5P_PAD_RETENTION_MMCA_LOWPWR S5P_PMUREG(0x1228)
|
|
#define S5P_PAD_RETENTION_MMCB_LOWPWR S5P_PMUREG(0x122C)
|
|
#define S5P_PAD_RETENTION_EBIA_LOWPWR S5P_PMUREG(0x1230)
|
|
#define S5P_PAD_RETENTION_EBIB_LOWPWR S5P_PMUREG(0x1234)
|
|
#define S5P_PAD_RETENTION_ISOLATION_LOWPWR S5P_PMUREG(0x1240)
|
|
#define S5P_PAD_RETENTION_ALV_SEL_LOWPWR S5P_PMUREG(0x1260)
|
|
#define S5P_XUSBXTI_LOWPWR S5P_PMUREG(0x1280)
|
|
#define S5P_XXTI_LOWPWR S5P_PMUREG(0x1284)
|
|
#define S5P_EXT_REGULATOR_LOWPWR S5P_PMUREG(0x12C0)
|
|
#define S5P_GPIO_MODE_LOWPWR S5P_PMUREG(0x1300)
|
|
#define S5P_GPIO_MODE_MAUDIO_LOWPWR S5P_PMUREG(0x1340)
|
|
#define S5P_CAM_LOWPWR S5P_PMUREG(0x1380)
|
|
#define S5P_TV_LOWPWR S5P_PMUREG(0x1384)
|
|
#define S5P_MFC_LOWPWR S5P_PMUREG(0x1388)
|
|
#define S5P_G3D_LOWPWR S5P_PMUREG(0x138C)
|
|
#define S5P_LCD0_LOWPWR S5P_PMUREG(0x1390)
|
|
#define S5P_MAUDIO_LOWPWR S5P_PMUREG(0x1398)
|
|
#define S5P_GPS_LOWPWR S5P_PMUREG(0x139C)
|
|
#define S5P_GPS_ALIVE_LOWPWR S5P_PMUREG(0x13A0)
|
|
|
|
#define S5P_ARM_CORE0_CONFIGURATION S5P_PMUREG(0x2000)
|
|
#define S5P_ARM_CORE0_OPTION S5P_PMUREG(0x2008)
|
|
#define S5P_ARM_CORE1_CONFIGURATION S5P_PMUREG(0x2080)
|
|
#define S5P_ARM_CORE1_STATUS S5P_PMUREG(0x2084)
|
|
#define S5P_ARM_CORE1_OPTION S5P_PMUREG(0x2088)
|
|
|
|
#define S5P_ARM_COMMON_OPTION S5P_PMUREG(0x2408)
|
|
#define S5P_TOP_PWR_OPTION S5P_PMUREG(0x2C48)
|
|
#define S5P_CAM_OPTION S5P_PMUREG(0x3C08)
|
|
#define S5P_TV_OPTION S5P_PMUREG(0x3C28)
|
|
#define S5P_MFC_OPTION S5P_PMUREG(0x3C48)
|
|
#define S5P_G3D_OPTION S5P_PMUREG(0x3C68)
|
|
#define S5P_LCD0_OPTION S5P_PMUREG(0x3C88)
|
|
#define S5P_LCD1_OPTION S5P_PMUREG(0x3CA8)
|
|
#define S5P_MAUDIO_OPTION S5P_PMUREG(0x3CC8)
|
|
#define S5P_GPS_OPTION S5P_PMUREG(0x3CE8)
|
|
#define S5P_GPS_ALIVE_OPTION S5P_PMUREG(0x3D08)
|
|
|
|
#define S5P_PAD_RET_MAUDIO_OPTION S5P_PMUREG(0x3028)
|
|
#define S5P_PAD_RET_GPIO_OPTION S5P_PMUREG(0x3108)
|
|
#define S5P_PAD_RET_UART_OPTION S5P_PMUREG(0x3128)
|
|
#define S5P_PAD_RET_MMCA_OPTION S5P_PMUREG(0x3148)
|
|
#define S5P_PAD_RET_MMCB_OPTION S5P_PMUREG(0x3168)
|
|
#define S5P_PAD_RET_EBIA_OPTION S5P_PMUREG(0x3188)
|
|
#define S5P_PAD_RET_EBIB_OPTION S5P_PMUREG(0x31A8)
|
|
|
|
#define S5P_PMU_CAM_CONF S5P_PMUREG(0x3C00)
|
|
#define S5P_PMU_TV_CONF S5P_PMUREG(0x3C20)
|
|
#define S5P_PMU_MFC_CONF S5P_PMUREG(0x3C40)
|
|
#define S5P_PMU_G3D_CONF S5P_PMUREG(0x3C60)
|
|
#define S5P_PMU_LCD0_CONF S5P_PMUREG(0x3C80)
|
|
#define S5P_PMU_GPS_CONF S5P_PMUREG(0x3CE0)
|
|
|
|
#define S5P_PMU_SATA_PHY_CONTROL_EN 0x1
|
|
#define S5P_CORE_LOCAL_PWR_EN 0x3
|
|
#define S5P_INT_LOCAL_PWR_EN 0x7
|
|
|
|
#define S5P_CHECK_SLEEP 0x00000BAD
|
|
|
|
/* Only for EXYNOS4210 */
|
|
#define S5P_USBHOST_PHY_CONTROL S5P_PMUREG(0x0708)
|
|
#define S5P_USBHOST_PHY_ENABLE (1 << 0)
|
|
|
|
#define S5P_PMU_SATA_PHY_CONTROL S5P_PMUREG(0x0720)
|
|
|
|
#define S5P_CMU_CLKSTOP_LCD1_LOWPWR S5P_PMUREG(0x1154)
|
|
#define S5P_CMU_RESET_LCD1_LOWPWR S5P_PMUREG(0x1174)
|
|
#define S5P_MODIMIF_MEM_LOWPWR S5P_PMUREG(0x11C4)
|
|
#define S5P_PCIE_MEM_LOWPWR S5P_PMUREG(0x11E0)
|
|
#define S5P_SATA_MEM_LOWPWR S5P_PMUREG(0x11E4)
|
|
#define S5P_LCD1_LOWPWR S5P_PMUREG(0x1394)
|
|
|
|
#define S5P_PMU_LCD1_CONF S5P_PMUREG(0x3CA0)
|
|
|
|
/* Only for EXYNOS4212 */
|
|
#define S5P_ISP_ARM_LOWPWR S5P_PMUREG(0x1050)
|
|
#define S5P_DIS_IRQ_ISP_ARM_LOCAL_LOWPWR S5P_PMUREG(0x1054)
|
|
#define S5P_DIS_IRQ_ISP_ARM_CENTRAL_LOWPWR S5P_PMUREG(0x1058)
|
|
#define S5P_CMU_ACLKSTOP_COREBLK_LOWPWR S5P_PMUREG(0x1110)
|
|
#define S5P_CMU_SCLKSTOP_COREBLK_LOWPWR S5P_PMUREG(0x1114)
|
|
#define S5P_CMU_RESET_COREBLK_LOWPWR S5P_PMUREG(0x111C)
|
|
#define S5P_MPLLUSER_SYSCLK_LOWPWR S5P_PMUREG(0x1130)
|
|
#define S5P_CMU_CLKSTOP_ISP_LOWPWR S5P_PMUREG(0x1154)
|
|
#define S5P_CMU_RESET_ISP_LOWPWR S5P_PMUREG(0x1174)
|
|
#define S5P_TOP_BUS_COREBLK_LOWPWR S5P_PMUREG(0x1190)
|
|
#define S5P_TOP_RETENTION_COREBLK_LOWPWR S5P_PMUREG(0x1194)
|
|
#define S5P_TOP_PWR_COREBLK_LOWPWR S5P_PMUREG(0x1198)
|
|
#define S5P_OSCCLK_GATE_LOWPWR S5P_PMUREG(0x11A4)
|
|
#define S5P_LOGIC_RESET_COREBLK_LOWPWR S5P_PMUREG(0x11B0)
|
|
#define S5P_OSCCLK_GATE_COREBLK_LOWPWR S5P_PMUREG(0x11B4)
|
|
#define S5P_HSI_MEM_LOWPWR S5P_PMUREG(0x11C4)
|
|
#define S5P_ROTATOR_MEM_LOWPWR S5P_PMUREG(0x11DC)
|
|
#define S5P_PAD_RETENTION_GPIO_COREBLK_LOWPWR S5P_PMUREG(0x123C)
|
|
#define S5P_PAD_ISOLATION_COREBLK_LOWPWR S5P_PMUREG(0x1250)
|
|
#define S5P_GPIO_MODE_COREBLK_LOWPWR S5P_PMUREG(0x1320)
|
|
#define S5P_TOP_ASB_RESET_LOWPWR S5P_PMUREG(0x1344)
|
|
#define S5P_TOP_ASB_ISOLATION_LOWPWR S5P_PMUREG(0x1348)
|
|
#define S5P_ISP_LOWPWR S5P_PMUREG(0x1394)
|
|
#define S5P_DRAM_FREQ_DOWN_LOWPWR S5P_PMUREG(0x13B0)
|
|
#define S5P_DDRPHY_DLLOFF_LOWPWR S5P_PMUREG(0x13B4)
|
|
#define S5P_CMU_SYSCLK_ISP_LOWPWR S5P_PMUREG(0x13B8)
|
|
#define S5P_CMU_SYSCLK_GPS_LOWPWR S5P_PMUREG(0x13BC)
|
|
#define S5P_LPDDR_PHY_DLL_LOCK_LOWPWR S5P_PMUREG(0x13C0)
|
|
|
|
#define S5P_ARM_L2_0_OPTION S5P_PMUREG(0x2608)
|
|
#define S5P_ARM_L2_1_OPTION S5P_PMUREG(0x2628)
|
|
#define S5P_ONENAND_MEM_OPTION S5P_PMUREG(0x2E08)
|
|
#define S5P_HSI_MEM_OPTION S5P_PMUREG(0x2E28)
|
|
#define S5P_G2D_ACP_MEM_OPTION S5P_PMUREG(0x2E48)
|
|
#define S5P_USBOTG_MEM_OPTION S5P_PMUREG(0x2E68)
|
|
#define S5P_HSMMC_MEM_OPTION S5P_PMUREG(0x2E88)
|
|
#define S5P_CSSYS_MEM_OPTION S5P_PMUREG(0x2EA8)
|
|
#define S5P_SECSS_MEM_OPTION S5P_PMUREG(0x2EC8)
|
|
#define S5P_ROTATOR_MEM_OPTION S5P_PMUREG(0x2F48)
|
|
|
|
#endif /* __ASM_ARCH_REGS_PMU_H */
|