mirror of
https://github.com/torvalds/linux.git
synced 2024-11-23 04:31:50 +00:00
a1c19328a1
These are all minor cleanups for platform specific code in arch/arm/ and some of the associated drivers. The majority of these are work done by Rob Herring to improve the way devicetreee header files are handled. -----BEGIN PGP SIGNATURE----- iQIzBAABCgAdFiEEiK/NIGsWEZVxh/FrYKtH/8kJUicFAmTuaDEACgkQYKtH/8kJ UicmKQ/6A506T45KbbCLsqMuJsGdjMdOKdBecssLWhFNhRoJhJB6YilQVjBUAK4D vDqc425IcxXwaW+4OVBFCgVpKKMlrLSpHVJHl6QaGsxAZt5xdhwcA4ttQcFvoQtK csuwOadO9g1K4Px29J8GFR/FvFNt8kHRxbRC3xcGfFsFvgXISAiLUv8w6Z5O8Z5W /sp+EsOkJWTTKu+vtcMXccGqM9eGNOfPK1bCUElJ1+HW3jZrbRw0zZrQ2QS72N2P wpO2f6JUTpiiMH8XhQd3REi3Kli+g0GxVlCStZc/0qf/uW70YanF4CPDdSOVJ5OL l05Qfx+/XsGyqt3el03UoIXfM1YzvWn5BeqNG/QGHkai7Lp/c8LvSk1NiwaS0dzi QcPCEK67wjoaBCdSAMKGYM/qlmffuLh9/NJM5dzdBE8zQ5rC1XorR2aHGyISQJt6 tDlDXy14zyR3KRxOoqP6cWp+PFDcBksd44cxGbp/Lcc389UKxX8j4fM8yUNT+4Rh gZ5OtUMs5QhFJBhBbBxW6O3TMuhwjSdW7IEQafKiiHEOFucf6Zcxd9u9B2yzsdtU za6mpA/NEBIc3olv6IFIdT24+M3PLhqCbu6YL5YI4jBf0QNpXjRBr+EOtvt2mvC9 JkoggyCf5LdDt833G/TBPpx0VYi8h0m7cQnMw4JjOIA8FvCwIdc= =c9NM -----END PGP SIGNATURE----- Merge tag 'soc-arm-6.6' of git://git.kernel.org/pub/scm/linux/kernel/git/soc/soc Pull ARM SoC cleanups from Arnd Bergmann: "These are all minor cleanups for platform specific code in arch/arm/ and some of the associated drivers. The majority of these are work done by Rob Herring to improve the way devicetreee header files are handled" * tag 'soc-arm-6.6' of git://git.kernel.org/pub/scm/linux/kernel/git/soc/soc: (49 commits) ARM: davinci: Drop unused includes ARM: s5pv210: Explicitly include correct DT includes ARM: dove: Drop unused includes ARM: mvebu: Explicitly include correct DT includes Documentation/process: maintainer-soc: document dtbs_check requirement for Samsung MAINTAINER: samsung: document dtbs_check requirement for Samsung Documentation/process: maintainer-soc: add clean platforms profile MAINTAINERS: soc: reference maintainer profile ARM: nspire: Remove unused header file mmio.h ARM: nspire: Use syscon-reboot to handle restart soc: fsl: Explicitly include correct DT includes soc: xilinx: Explicitly include correct DT includes soc: sunxi: Explicitly include correct DT includes soc: rockchip: Explicitly include correct DT includes soc: mediatek: Explicitly include correct DT includes soc: aspeed: Explicitly include correct DT includes firmware: Explicitly include correct DT includes bus: Explicitly include correct DT includes ARM: spear: Explicitly include correct DT includes ARM: mvebu: Explicitly include correct DT includes ...
209 lines
5.5 KiB
C
209 lines
5.5 KiB
C
// SPDX-License-Identifier: GPL-2.0-only
|
|
/*
|
|
* Rockchip Generic Register Files setup
|
|
*
|
|
* Copyright (c) 2016 Heiko Stuebner <heiko@sntech.de>
|
|
*/
|
|
|
|
#include <linux/err.h>
|
|
#include <linux/mfd/syscon.h>
|
|
#include <linux/of.h>
|
|
#include <linux/platform_device.h>
|
|
#include <linux/regmap.h>
|
|
|
|
#define HIWORD_UPDATE(val, mask, shift) \
|
|
((val) << (shift) | (mask) << ((shift) + 16))
|
|
|
|
struct rockchip_grf_value {
|
|
const char *desc;
|
|
u32 reg;
|
|
u32 val;
|
|
};
|
|
|
|
struct rockchip_grf_info {
|
|
const struct rockchip_grf_value *values;
|
|
int num_values;
|
|
};
|
|
|
|
#define RK3036_GRF_SOC_CON0 0x140
|
|
|
|
static const struct rockchip_grf_value rk3036_defaults[] __initconst = {
|
|
/*
|
|
* Disable auto jtag/sdmmc switching that causes issues with the
|
|
* clock-framework and the mmc controllers making them unreliable.
|
|
*/
|
|
{ "jtag switching", RK3036_GRF_SOC_CON0, HIWORD_UPDATE(0, 1, 11) },
|
|
};
|
|
|
|
static const struct rockchip_grf_info rk3036_grf __initconst = {
|
|
.values = rk3036_defaults,
|
|
.num_values = ARRAY_SIZE(rk3036_defaults),
|
|
};
|
|
|
|
#define RK3128_GRF_SOC_CON0 0x140
|
|
|
|
static const struct rockchip_grf_value rk3128_defaults[] __initconst = {
|
|
{ "jtag switching", RK3128_GRF_SOC_CON0, HIWORD_UPDATE(0, 1, 8) },
|
|
};
|
|
|
|
static const struct rockchip_grf_info rk3128_grf __initconst = {
|
|
.values = rk3128_defaults,
|
|
.num_values = ARRAY_SIZE(rk3128_defaults),
|
|
};
|
|
|
|
#define RK3228_GRF_SOC_CON6 0x418
|
|
|
|
static const struct rockchip_grf_value rk3228_defaults[] __initconst = {
|
|
{ "jtag switching", RK3228_GRF_SOC_CON6, HIWORD_UPDATE(0, 1, 8) },
|
|
};
|
|
|
|
static const struct rockchip_grf_info rk3228_grf __initconst = {
|
|
.values = rk3228_defaults,
|
|
.num_values = ARRAY_SIZE(rk3228_defaults),
|
|
};
|
|
|
|
#define RK3288_GRF_SOC_CON0 0x244
|
|
#define RK3288_GRF_SOC_CON2 0x24c
|
|
|
|
static const struct rockchip_grf_value rk3288_defaults[] __initconst = {
|
|
{ "jtag switching", RK3288_GRF_SOC_CON0, HIWORD_UPDATE(0, 1, 12) },
|
|
{ "pwm select", RK3288_GRF_SOC_CON2, HIWORD_UPDATE(1, 1, 0) },
|
|
};
|
|
|
|
static const struct rockchip_grf_info rk3288_grf __initconst = {
|
|
.values = rk3288_defaults,
|
|
.num_values = ARRAY_SIZE(rk3288_defaults),
|
|
};
|
|
|
|
#define RK3328_GRF_SOC_CON4 0x410
|
|
|
|
static const struct rockchip_grf_value rk3328_defaults[] __initconst = {
|
|
{ "jtag switching", RK3328_GRF_SOC_CON4, HIWORD_UPDATE(0, 1, 12) },
|
|
};
|
|
|
|
static const struct rockchip_grf_info rk3328_grf __initconst = {
|
|
.values = rk3328_defaults,
|
|
.num_values = ARRAY_SIZE(rk3328_defaults),
|
|
};
|
|
|
|
#define RK3368_GRF_SOC_CON15 0x43c
|
|
|
|
static const struct rockchip_grf_value rk3368_defaults[] __initconst = {
|
|
{ "jtag switching", RK3368_GRF_SOC_CON15, HIWORD_UPDATE(0, 1, 13) },
|
|
};
|
|
|
|
static const struct rockchip_grf_info rk3368_grf __initconst = {
|
|
.values = rk3368_defaults,
|
|
.num_values = ARRAY_SIZE(rk3368_defaults),
|
|
};
|
|
|
|
#define RK3399_GRF_SOC_CON7 0xe21c
|
|
|
|
static const struct rockchip_grf_value rk3399_defaults[] __initconst = {
|
|
{ "jtag switching", RK3399_GRF_SOC_CON7, HIWORD_UPDATE(0, 1, 12) },
|
|
};
|
|
|
|
static const struct rockchip_grf_info rk3399_grf __initconst = {
|
|
.values = rk3399_defaults,
|
|
.num_values = ARRAY_SIZE(rk3399_defaults),
|
|
};
|
|
|
|
#define RK3566_GRF_USB3OTG0_CON1 0x0104
|
|
|
|
static const struct rockchip_grf_value rk3566_defaults[] __initconst = {
|
|
{ "usb3otg port switch", RK3566_GRF_USB3OTG0_CON1, HIWORD_UPDATE(0, 1, 12) },
|
|
{ "usb3otg clock switch", RK3566_GRF_USB3OTG0_CON1, HIWORD_UPDATE(1, 1, 7) },
|
|
{ "usb3otg disable usb3", RK3566_GRF_USB3OTG0_CON1, HIWORD_UPDATE(1, 1, 0) },
|
|
};
|
|
|
|
static const struct rockchip_grf_info rk3566_pipegrf __initconst = {
|
|
.values = rk3566_defaults,
|
|
.num_values = ARRAY_SIZE(rk3566_defaults),
|
|
};
|
|
|
|
#define RK3588_GRF_SOC_CON6 0x0318
|
|
|
|
static const struct rockchip_grf_value rk3588_defaults[] __initconst = {
|
|
{ "jtag switching", RK3588_GRF_SOC_CON6, HIWORD_UPDATE(0, 1, 14) },
|
|
};
|
|
|
|
static const struct rockchip_grf_info rk3588_sysgrf __initconst = {
|
|
.values = rk3588_defaults,
|
|
.num_values = ARRAY_SIZE(rk3588_defaults),
|
|
};
|
|
|
|
|
|
static const struct of_device_id rockchip_grf_dt_match[] __initconst = {
|
|
{
|
|
.compatible = "rockchip,rk3036-grf",
|
|
.data = (void *)&rk3036_grf,
|
|
}, {
|
|
.compatible = "rockchip,rk3128-grf",
|
|
.data = (void *)&rk3128_grf,
|
|
}, {
|
|
.compatible = "rockchip,rk3228-grf",
|
|
.data = (void *)&rk3228_grf,
|
|
}, {
|
|
.compatible = "rockchip,rk3288-grf",
|
|
.data = (void *)&rk3288_grf,
|
|
}, {
|
|
.compatible = "rockchip,rk3328-grf",
|
|
.data = (void *)&rk3328_grf,
|
|
}, {
|
|
.compatible = "rockchip,rk3368-grf",
|
|
.data = (void *)&rk3368_grf,
|
|
}, {
|
|
.compatible = "rockchip,rk3399-grf",
|
|
.data = (void *)&rk3399_grf,
|
|
}, {
|
|
.compatible = "rockchip,rk3566-pipe-grf",
|
|
.data = (void *)&rk3566_pipegrf,
|
|
}, {
|
|
.compatible = "rockchip,rk3588-sys-grf",
|
|
.data = (void *)&rk3588_sysgrf,
|
|
},
|
|
{ /* sentinel */ },
|
|
};
|
|
|
|
static int __init rockchip_grf_init(void)
|
|
{
|
|
const struct rockchip_grf_info *grf_info;
|
|
const struct of_device_id *match;
|
|
struct device_node *np;
|
|
struct regmap *grf;
|
|
int ret, i;
|
|
|
|
np = of_find_matching_node_and_match(NULL, rockchip_grf_dt_match,
|
|
&match);
|
|
if (!np)
|
|
return -ENODEV;
|
|
if (!match || !match->data) {
|
|
pr_err("%s: missing grf data\n", __func__);
|
|
of_node_put(np);
|
|
return -EINVAL;
|
|
}
|
|
|
|
grf_info = match->data;
|
|
|
|
grf = syscon_node_to_regmap(np);
|
|
of_node_put(np);
|
|
if (IS_ERR(grf)) {
|
|
pr_err("%s: could not get grf syscon\n", __func__);
|
|
return PTR_ERR(grf);
|
|
}
|
|
|
|
for (i = 0; i < grf_info->num_values; i++) {
|
|
const struct rockchip_grf_value *val = &grf_info->values[i];
|
|
|
|
pr_debug("%s: adjusting %s in %#6x to %#10x\n", __func__,
|
|
val->desc, val->reg, val->val);
|
|
ret = regmap_write(grf, val->reg, val->val);
|
|
if (ret < 0)
|
|
pr_err("%s: write to %#6x failed with %d\n",
|
|
__func__, val->reg, ret);
|
|
}
|
|
|
|
return 0;
|
|
}
|
|
postcore_initcall(rockchip_grf_init);
|