mirror of
https://github.com/torvalds/linux.git
synced 2024-12-24 20:01:55 +00:00
74779e2226
A new driver has been added for the SPEAr platform and the TWL4030/6030 driver has been replaced by two drivers that control the regular PWMs and the PWM driven LEDs provided by the chips. The vt8500, tiecap, tiehrpwm, i.MX, LPC32xx and Samsung drivers have all been improved and the device tree bindings now support the PWM signal polarity. -----BEGIN PGP SIGNATURE----- Version: GnuPG v2.0.19 (GNU/Linux) iQIcBAABAgAGBQJQ0XF+AAoJEN0jrNd/PrOhk5IP/RxjjfVM8z7i0xc6ykNRyv/3 y8jRh1miwPXeamLdW07vF2NILBtDBmZ8TUbfAMt1esf25UST79Rgol/ia+QlBb3q w/pCDVGwlOW+2qUd34Nlb+CyKXRROIbPcFy29RZn+Z29qdkWn4LVS0nZ0UJPSPel 80P6qxkrFGG8eKsYKB7InA0g4Ds0neWRJAoYsVp5jzyOPFpUILPdaptX+iSEk1v3 VvkIx8eTDPZO9aqn8qL6bcE0g0AneF+dJ4qzLiswlsPMxsFIoVysw6n2JuEyy+FD x0Ml86Zl4SiNzZa4Pwa1250MwFT3cvnjWbAdLb2CGJVMV/uGU6nuyfXV0Aa1XtjQ C0k8LNshgiID8/m1/H3+/aUy9Cx/hj1KM4jchrwkCphlBiAEEryKjTPJXDwfjuBI s5NP4rUwfNVSQT66RaNVZ7atOKyeVu+hwAKO0h6PHOsD1GwhsT+b51/YmWXmb2E5 OgLLOOHVFORfxCrsXRhWcHydMzfplOtfZ4smr4WG0hKUVn2Zp1DK1zDE2rCBB4X1 ZMas4OO9uDRY9IDXZUZUtXcDPDppI6Zx3YeE1/MWzmjWqzyEYFf5OXBbakPr40Rq lKEwYPNf5yiqIURfFZiGDk61mrwA0Vi3i8vYfTFq1zyX9u8KbXeY8g7AhcyC1qsM YhfCmJZ0njopu8oENMgn =m+7I -----END PGP SIGNATURE----- Merge tag 'for-3.8-rc1' of git://gitorious.org/linux-pwm/linux-pwm Pull pwm changes from Thierry Reding: "A new driver has been added for the SPEAr platform and the TWL4030/6030 driver has been replaced by two drivers that control the regular PWMs and the PWM driven LEDs provided by the chips. The vt8500, tiecap, tiehrpwm, i.MX, LPC32xx and Samsung drivers have all been improved and the device tree bindings now support the PWM signal polarity." Fix up trivial conflicts due to __devinit/exit removal. * tag 'for-3.8-rc1' of git://gitorious.org/linux-pwm/linux-pwm: (21 commits) pwm: samsung: add missing s3c->pwm_id assignment pwm: lpc32xx: Set the chip base for dynamic allocation pwm: lpc32xx: Properly disable the clock on device removal pwm: lpc32xx: Fix the PWM polarity pwm: i.MX: eliminate build warning pwm: Export of_pwm_xlate_with_flags() pwm: Remove pwm-twl6030 driver pwm: New driver to support PWM driven LEDs on TWL4030/6030 series of PMICs pwm: New driver to support PWMs on TWL4030/6030 series of PMICs pwm: pwm-tiehrpwm: pinctrl support pwm: tiehrpwm: Add device-tree binding pwm: pwm-tiehrpwm: Adding TBCLK gating support. pwm: pwm-tiecap: pinctrl support pwm: tiecap: Add device-tree binding pwm: Add TI PWM subsystem driver pwm: Device tree support for PWM polarity pwm: vt8500: Ensure PWM clock is enabled during pwm_config pwm: vt8500: Fix build error pwm: spear: Staticize spear_pwm_config() pwm: Add SPEAr PWM chip driver support ...
306 lines
7.8 KiB
C
306 lines
7.8 KiB
C
/*
|
|
* ECAP PWM driver
|
|
*
|
|
* Copyright (C) 2012 Texas Instruments, Inc. - http://www.ti.com/
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License as published by
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
* (at your option) any later version.
|
|
*
|
|
* This program is distributed in the hope that it will be useful,
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
* GNU General Public License for more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License
|
|
* along with this program; if not, write to the Free Software
|
|
* Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
|
|
*/
|
|
|
|
#include <linux/module.h>
|
|
#include <linux/platform_device.h>
|
|
#include <linux/io.h>
|
|
#include <linux/err.h>
|
|
#include <linux/clk.h>
|
|
#include <linux/pm_runtime.h>
|
|
#include <linux/pwm.h>
|
|
#include <linux/of_device.h>
|
|
#include <linux/pinctrl/consumer.h>
|
|
|
|
#include "pwm-tipwmss.h"
|
|
|
|
/* ECAP registers and bits definitions */
|
|
#define CAP1 0x08
|
|
#define CAP2 0x0C
|
|
#define CAP3 0x10
|
|
#define CAP4 0x14
|
|
#define ECCTL2 0x2A
|
|
#define ECCTL2_APWM_POL_LOW BIT(10)
|
|
#define ECCTL2_APWM_MODE BIT(9)
|
|
#define ECCTL2_SYNC_SEL_DISA (BIT(7) | BIT(6))
|
|
#define ECCTL2_TSCTR_FREERUN BIT(4)
|
|
|
|
struct ecap_pwm_chip {
|
|
struct pwm_chip chip;
|
|
unsigned int clk_rate;
|
|
void __iomem *mmio_base;
|
|
};
|
|
|
|
static inline struct ecap_pwm_chip *to_ecap_pwm_chip(struct pwm_chip *chip)
|
|
{
|
|
return container_of(chip, struct ecap_pwm_chip, chip);
|
|
}
|
|
|
|
/*
|
|
* period_ns = 10^9 * period_cycles / PWM_CLK_RATE
|
|
* duty_ns = 10^9 * duty_cycles / PWM_CLK_RATE
|
|
*/
|
|
static int ecap_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
|
|
int duty_ns, int period_ns)
|
|
{
|
|
struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
|
|
unsigned long long c;
|
|
unsigned long period_cycles, duty_cycles;
|
|
unsigned int reg_val;
|
|
|
|
if (period_ns > NSEC_PER_SEC)
|
|
return -ERANGE;
|
|
|
|
c = pc->clk_rate;
|
|
c = c * period_ns;
|
|
do_div(c, NSEC_PER_SEC);
|
|
period_cycles = (unsigned long)c;
|
|
|
|
if (period_cycles < 1) {
|
|
period_cycles = 1;
|
|
duty_cycles = 1;
|
|
} else {
|
|
c = pc->clk_rate;
|
|
c = c * duty_ns;
|
|
do_div(c, NSEC_PER_SEC);
|
|
duty_cycles = (unsigned long)c;
|
|
}
|
|
|
|
pm_runtime_get_sync(pc->chip.dev);
|
|
|
|
reg_val = readw(pc->mmio_base + ECCTL2);
|
|
|
|
/* Configure APWM mode & disable sync option */
|
|
reg_val |= ECCTL2_APWM_MODE | ECCTL2_SYNC_SEL_DISA;
|
|
|
|
writew(reg_val, pc->mmio_base + ECCTL2);
|
|
|
|
if (!test_bit(PWMF_ENABLED, &pwm->flags)) {
|
|
/* Update active registers if not running */
|
|
writel(duty_cycles, pc->mmio_base + CAP2);
|
|
writel(period_cycles, pc->mmio_base + CAP1);
|
|
} else {
|
|
/*
|
|
* Update shadow registers to configure period and
|
|
* compare values. This helps current PWM period to
|
|
* complete on reconfiguring
|
|
*/
|
|
writel(duty_cycles, pc->mmio_base + CAP4);
|
|
writel(period_cycles, pc->mmio_base + CAP3);
|
|
}
|
|
|
|
if (!test_bit(PWMF_ENABLED, &pwm->flags)) {
|
|
reg_val = readw(pc->mmio_base + ECCTL2);
|
|
/* Disable APWM mode to put APWM output Low */
|
|
reg_val &= ~ECCTL2_APWM_MODE;
|
|
writew(reg_val, pc->mmio_base + ECCTL2);
|
|
}
|
|
|
|
pm_runtime_put_sync(pc->chip.dev);
|
|
return 0;
|
|
}
|
|
|
|
static int ecap_pwm_set_polarity(struct pwm_chip *chip, struct pwm_device *pwm,
|
|
enum pwm_polarity polarity)
|
|
{
|
|
struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
|
|
unsigned short reg_val;
|
|
|
|
pm_runtime_get_sync(pc->chip.dev);
|
|
reg_val = readw(pc->mmio_base + ECCTL2);
|
|
if (polarity == PWM_POLARITY_INVERSED)
|
|
/* Duty cycle defines LOW period of PWM */
|
|
reg_val |= ECCTL2_APWM_POL_LOW;
|
|
else
|
|
/* Duty cycle defines HIGH period of PWM */
|
|
reg_val &= ~ECCTL2_APWM_POL_LOW;
|
|
|
|
writew(reg_val, pc->mmio_base + ECCTL2);
|
|
pm_runtime_put_sync(pc->chip.dev);
|
|
return 0;
|
|
}
|
|
|
|
static int ecap_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
|
|
{
|
|
struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
|
|
unsigned int reg_val;
|
|
|
|
/* Leave clock enabled on enabling PWM */
|
|
pm_runtime_get_sync(pc->chip.dev);
|
|
|
|
/*
|
|
* Enable 'Free run Time stamp counter mode' to start counter
|
|
* and 'APWM mode' to enable APWM output
|
|
*/
|
|
reg_val = readw(pc->mmio_base + ECCTL2);
|
|
reg_val |= ECCTL2_TSCTR_FREERUN | ECCTL2_APWM_MODE;
|
|
writew(reg_val, pc->mmio_base + ECCTL2);
|
|
return 0;
|
|
}
|
|
|
|
static void ecap_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
|
|
{
|
|
struct ecap_pwm_chip *pc = to_ecap_pwm_chip(chip);
|
|
unsigned int reg_val;
|
|
|
|
/*
|
|
* Disable 'Free run Time stamp counter mode' to stop counter
|
|
* and 'APWM mode' to put APWM output to low
|
|
*/
|
|
reg_val = readw(pc->mmio_base + ECCTL2);
|
|
reg_val &= ~(ECCTL2_TSCTR_FREERUN | ECCTL2_APWM_MODE);
|
|
writew(reg_val, pc->mmio_base + ECCTL2);
|
|
|
|
/* Disable clock on PWM disable */
|
|
pm_runtime_put_sync(pc->chip.dev);
|
|
}
|
|
|
|
static void ecap_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
|
|
{
|
|
if (test_bit(PWMF_ENABLED, &pwm->flags)) {
|
|
dev_warn(chip->dev, "Removing PWM device without disabling\n");
|
|
pm_runtime_put_sync(chip->dev);
|
|
}
|
|
}
|
|
|
|
static const struct pwm_ops ecap_pwm_ops = {
|
|
.free = ecap_pwm_free,
|
|
.config = ecap_pwm_config,
|
|
.set_polarity = ecap_pwm_set_polarity,
|
|
.enable = ecap_pwm_enable,
|
|
.disable = ecap_pwm_disable,
|
|
.owner = THIS_MODULE,
|
|
};
|
|
|
|
static const struct of_device_id ecap_of_match[] = {
|
|
{ .compatible = "ti,am33xx-ecap" },
|
|
{},
|
|
};
|
|
MODULE_DEVICE_TABLE(of, ecap_of_match);
|
|
|
|
static int ecap_pwm_probe(struct platform_device *pdev)
|
|
{
|
|
int ret;
|
|
struct resource *r;
|
|
struct clk *clk;
|
|
struct ecap_pwm_chip *pc;
|
|
u16 status;
|
|
struct pinctrl *pinctrl;
|
|
|
|
pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
|
|
if (IS_ERR(pinctrl))
|
|
dev_warn(&pdev->dev, "unable to select pin group\n");
|
|
|
|
pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
|
|
if (!pc) {
|
|
dev_err(&pdev->dev, "failed to allocate memory\n");
|
|
return -ENOMEM;
|
|
}
|
|
|
|
clk = devm_clk_get(&pdev->dev, "fck");
|
|
if (IS_ERR(clk)) {
|
|
dev_err(&pdev->dev, "failed to get clock\n");
|
|
return PTR_ERR(clk);
|
|
}
|
|
|
|
pc->clk_rate = clk_get_rate(clk);
|
|
if (!pc->clk_rate) {
|
|
dev_err(&pdev->dev, "failed to get clock rate\n");
|
|
return -EINVAL;
|
|
}
|
|
|
|
pc->chip.dev = &pdev->dev;
|
|
pc->chip.ops = &ecap_pwm_ops;
|
|
pc->chip.of_xlate = of_pwm_xlate_with_flags;
|
|
pc->chip.of_pwm_n_cells = 3;
|
|
pc->chip.base = -1;
|
|
pc->chip.npwm = 1;
|
|
|
|
r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
|
if (!r) {
|
|
dev_err(&pdev->dev, "no memory resource defined\n");
|
|
return -ENODEV;
|
|
}
|
|
|
|
pc->mmio_base = devm_request_and_ioremap(&pdev->dev, r);
|
|
if (!pc->mmio_base)
|
|
return -EADDRNOTAVAIL;
|
|
|
|
ret = pwmchip_add(&pc->chip);
|
|
if (ret < 0) {
|
|
dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
|
|
return ret;
|
|
}
|
|
|
|
pm_runtime_enable(&pdev->dev);
|
|
pm_runtime_get_sync(&pdev->dev);
|
|
|
|
status = pwmss_submodule_state_change(pdev->dev.parent,
|
|
PWMSS_ECAPCLK_EN);
|
|
if (!(status & PWMSS_ECAPCLK_EN_ACK)) {
|
|
dev_err(&pdev->dev, "PWMSS config space clock enable failed\n");
|
|
ret = -EINVAL;
|
|
goto pwmss_clk_failure;
|
|
}
|
|
|
|
pm_runtime_put_sync(&pdev->dev);
|
|
|
|
platform_set_drvdata(pdev, pc);
|
|
return 0;
|
|
|
|
pwmss_clk_failure:
|
|
pm_runtime_put_sync(&pdev->dev);
|
|
pm_runtime_disable(&pdev->dev);
|
|
pwmchip_remove(&pc->chip);
|
|
return ret;
|
|
}
|
|
|
|
static int ecap_pwm_remove(struct platform_device *pdev)
|
|
{
|
|
struct ecap_pwm_chip *pc = platform_get_drvdata(pdev);
|
|
|
|
pm_runtime_get_sync(&pdev->dev);
|
|
/*
|
|
* Due to hardware misbehaviour, acknowledge of the stop_req
|
|
* is missing. Hence checking of the status bit skipped.
|
|
*/
|
|
pwmss_submodule_state_change(pdev->dev.parent, PWMSS_ECAPCLK_STOP_REQ);
|
|
pm_runtime_put_sync(&pdev->dev);
|
|
|
|
pm_runtime_put_sync(&pdev->dev);
|
|
pm_runtime_disable(&pdev->dev);
|
|
return pwmchip_remove(&pc->chip);
|
|
}
|
|
|
|
static struct platform_driver ecap_pwm_driver = {
|
|
.driver = {
|
|
.name = "ecap",
|
|
.owner = THIS_MODULE,
|
|
.of_match_table = ecap_of_match,
|
|
},
|
|
.probe = ecap_pwm_probe,
|
|
.remove = ecap_pwm_remove,
|
|
};
|
|
|
|
module_platform_driver(ecap_pwm_driver);
|
|
|
|
MODULE_DESCRIPTION("ECAP PWM driver");
|
|
MODULE_AUTHOR("Texas Instruments");
|
|
MODULE_LICENSE("GPL");
|