mirror of
https://github.com/torvalds/linux.git
synced 2024-12-27 05:11:48 +00:00
4b5006ec7b
MPC5121 DIU configuration/setup as initialized by the boot loader currently will get lost while booting Linux. As a result displaying the boot splash is not possible through the boot process. To prevent this we reserve configured DIU frame buffer address range while booting and preserve AOI descriptor and gamma table so that DIU continues displaying through the whole boot process. On first open from user space DIU frame buffer driver releases the reserved frame buffer area and continues to operate as usual. Signed-off-by: John Rigby <jcrigby@gmail.com> Signed-off-by: Anatolij Gustschin <agust@denx.de> Acked-by: Timur Tabi <timur@freescale.com> Signed-off-by: Grant Likely <grant.likely@secretlab.ca>
57 lines
1.7 KiB
C
57 lines
1.7 KiB
C
/*
|
|
* MPC5121 Prototypes and definitions
|
|
*
|
|
* This file is licensed under the terms of the GNU General Public
|
|
* License version 2.
|
|
*/
|
|
|
|
#ifndef __ASM_POWERPC_MPC5121_H__
|
|
#define __ASM_POWERPC_MPC5121_H__
|
|
|
|
/* MPC512x Reset module registers */
|
|
struct mpc512x_reset_module {
|
|
u32 rcwlr; /* Reset Configuration Word Low Register */
|
|
u32 rcwhr; /* Reset Configuration Word High Register */
|
|
u32 reserved1;
|
|
u32 reserved2;
|
|
u32 rsr; /* Reset Status Register */
|
|
u32 rmr; /* Reset Mode Register */
|
|
u32 rpr; /* Reset Protection Register */
|
|
u32 rcr; /* Reset Control Register */
|
|
u32 rcer; /* Reset Control Enable Register */
|
|
};
|
|
|
|
/*
|
|
* Clock Control Module
|
|
*/
|
|
struct mpc512x_ccm {
|
|
u32 spmr; /* System PLL Mode Register */
|
|
u32 sccr1; /* System Clock Control Register 1 */
|
|
u32 sccr2; /* System Clock Control Register 2 */
|
|
u32 scfr1; /* System Clock Frequency Register 1 */
|
|
u32 scfr2; /* System Clock Frequency Register 2 */
|
|
u32 scfr2s; /* System Clock Frequency Shadow Register 2 */
|
|
u32 bcr; /* Bread Crumb Register */
|
|
u32 p0ccr; /* PSC0 Clock Control Register */
|
|
u32 p1ccr; /* PSC1 CCR */
|
|
u32 p2ccr; /* PSC2 CCR */
|
|
u32 p3ccr; /* PSC3 CCR */
|
|
u32 p4ccr; /* PSC4 CCR */
|
|
u32 p5ccr; /* PSC5 CCR */
|
|
u32 p6ccr; /* PSC6 CCR */
|
|
u32 p7ccr; /* PSC7 CCR */
|
|
u32 p8ccr; /* PSC8 CCR */
|
|
u32 p9ccr; /* PSC9 CCR */
|
|
u32 p10ccr; /* PSC10 CCR */
|
|
u32 p11ccr; /* PSC11 CCR */
|
|
u32 spccr; /* SPDIF Clock Control Register */
|
|
u32 cccr; /* CFM Clock Control Register */
|
|
u32 dccr; /* DIU Clock Control Register */
|
|
u32 m1ccr; /* MSCAN1 CCR */
|
|
u32 m2ccr; /* MSCAN2 CCR */
|
|
u32 m3ccr; /* MSCAN3 CCR */
|
|
u32 m4ccr; /* MSCAN4 CCR */
|
|
u8 res[0x98]; /* Reserved */
|
|
};
|
|
#endif /* __ASM_POWERPC_MPC5121_H__ */
|