mirror of
https://github.com/torvalds/linux.git
synced 2024-11-26 14:12:06 +00:00
519f64bf15
because of summer time holidays/vacations. The biggest change in the diffstat is in the Qualcomm clk driver, where they got support for CPUs and handful of SoCs. After that, the at91 driver got a major rewrite for newer DT bindings that should make things easier going forward and the TI code moved to a clockdomain based design. The long tail is mostly small driver updates for newer clks and some simpler SoC clock drivers such as the Hisilicon and imx support. In the core framework, we only have two small changes this time. One is a new clk API to get all clks for a device with the bulk clk APIs. This allows drivers that don't care about doing anything besides turning on all the clks to just clk_get() them all and turn them on. The other change is the beginning of a way to support save and restore of clk settings in the clk framework. TI is the only user right now, but we will want to expand upon this design in the future to support more save and restore of clk registers. At least this gets us started and works well enough for one SoC, but there's more work in the future. Core: - clk_bulk_get_all() API and friends to get all the clks for a device - Basic clk state save/restore hooks New Drivers: - Renesas RZ/A2 (R7S9210) SoC, including early clocks - Rensas RZ/G1N (R8A7744) and RZ/G2E (R8A774C0) SoCs - Rensas RZ/G2M (r8a774a1) SoC - Qualcomm Krait CPU clk support - Qualcomm QCS404 GCC support - Qualcomm SDM660 GCC support - Qualcomm SDM845 camera clock controller - Ingenic jz4725b CGU - Hisilicon 3670 SoC support - TI SCI clks on K3 SoCs - iMX6 MMDC clks - Reset Controller (RMU) support for Actions Semi Owl S900 and S700 SoCs Updates: - Rework at91 PMC clock driver for new DT bindings - Nvidia Tegra clk driver MBIST workaround fix - S2RAM support for Marvell mvebu periph clks - Use updated printk format for OF node names - Fix TI code to only search DT subnodes - Various static analysis finds - Tag various drivers with SPDX license tags - Support dynamic frequency switching (DFS) on qcom SDM845 GCC - Only use s2mps11 dt-binding defines instead of redefining them in the driver - Add some more missing clks to qcom MSM8996 GCC - Quad SPI clks on qcom SDM845 - Add support for CMT timer clocks on R-Car V3H - Add support for SHDI and various timer clocks on R-Car V3M - Improve OSC and RCLK (watchdog) handling on R-Car Gen3 SoCs - Amlogic clk-pll driver improvements and updates - Amlogic axg audio controller system clocks - Register Amlogic meson8b clock controller early - Add support for SATA and Fine Display Processor (FDP) clocks on R-Car M3-N - Consolidation of system suspend related code in Exynos, S5P, S3C SoC clk drivers - Fixes for system suspend support on Exynos542x (Odroid boards) and Exynos5433 SoC - Remove obsoleted Exynos4212 ISP clock definitions - Migrated TI am3/4/5 and dra7 SoCs to clockdomain based design - TI RTC+DDR sleep mode support for clock save/restore - Allwinner A64 display engine support and fixes - Allwinner A83t display engine support and fixes -----BEGIN PGP SIGNATURE----- iQJFBAABCAAvFiEE9L57QeeUxqYDyoaDrQKIl8bklSUFAlvY4ysRHHNib3lkQGtl cm5lbC5vcmcACgkQrQKIl8bklSVaDBAA3Wv/rsCn4FJ2ZgIWYWQqr69lAWDcBVVe 4nNbFqzEmRoml8e+XOfVFwnbsai4B5ALVxyMnRlkDyxQ5TFQtF957U12Pf8upPa5 R447YBt4tw40NCj8u5KNAaBmYYHdmXXDvsBPXyQn+1iy/9R8Is8AcDmv+D2ucuJF PPBXOwb+2CstUQhuwlXyvsAw/tqq/rJDVyAZVJUoqXJwlNMjr76V0m0ZXHN6NcyC F2SfnzIO4srRteTeKXVFcMU/3uHC3zofEfammSJjGZkk4WHULuPpkD17RMEyBul1 Ju1S1nzGiKvYME/mmbIcRPNcpry65EVo/wn6IjAcG2m4GaWSq3F6qIttnoc6dnra R2VylIEy7HnNcAf8fkQdkd/l+h/TDp3iVrXg0p/rRxRk4Jlc86n2PWO6jtsZv4S+ NySeRhTb51KrTl72J76LP+dfDWdbeZfkAqr0Qx6QM04OznVYSTHlnQaeM1Nx2SZR 5+k126NdxDp7xgoJNfq18wzufrlefjuRTg2Kck1YuFuhV4Fjmq7ZC81bSSaakYPh /t073TcSZ+VfEYP5hVsl/pjMdFzHcj8pbavhs0UNIYLQNXe494Bm9PyYJOzQKnwz Zpbf7V6eplh8J1I03VI8RHviNp340iv2hhz9vp4mNP1vIhgdNiz7R2gn5sLSoFt+ vei0J0vEzCA= =V5aK -----END PGP SIGNATURE----- Merge tag 'clk-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/clk/linux Pull clk updates from Stephen Boyd: "This time it looks like a quieter release cycle in the clk tree. I guess that's because of summer time holidays/vacations. The biggest change in the diffstat is in the Qualcomm clk driver, where they got support for CPUs and handful of SoCs. After that, the at91 driver got a major rewrite for newer DT bindings that should make things easier going forward and the TI code moved to a clockdomain based design. The long tail is mostly small driver updates for newer clks and some simpler SoC clock drivers such as the Hisilicon and imx support. In the core framework, we only have two small changes this time. One is a new clk API to get all clks for a device with the bulk clk APIs. This allows drivers that don't care about doing anything besides turning on all the clks to just clk_get() them all and turn them on. The other change is the beginning of a way to support save and restore of clk settings in the clk framework. TI is the only user right now, but we will want to expand upon this design in the future to support more save and restore of clk registers. At least this gets us started and works well enough for one SoC, but there's more work in the future. Core: - clk_bulk_get_all() API and friends to get all the clks for a device - Basic clk state save/restore hooks New Drivers: - Renesas RZ/A2 (R7S9210) SoC, including early clocks - Rensas RZ/G1N (R8A7744) and RZ/G2E (R8A774C0) SoCs - Rensas RZ/G2M (r8a774a1) SoC - Qualcomm Krait CPU clk support - Qualcomm QCS404 GCC support - Qualcomm SDM660 GCC support - Qualcomm SDM845 camera clock controller - Ingenic jz4725b CGU - Hisilicon 3670 SoC support - TI SCI clks on K3 SoCs - iMX6 MMDC clks - Reset Controller (RMU) support for Actions Semi Owl S900 and S700 SoCs Updates: - Rework at91 PMC clock driver for new DT bindings - Nvidia Tegra clk driver MBIST workaround fix - S2RAM support for Marvell mvebu periph clks - Use updated printk format for OF node names - Fix TI code to only search DT subnodes - Various static analysis finds - Tag various drivers with SPDX license tags - Support dynamic frequency switching (DFS) on qcom SDM845 GCC - Only use s2mps11 dt-binding defines instead of redefining them in the driver - Add some more missing clks to qcom MSM8996 GCC - Quad SPI clks on qcom SDM845 - Add support for CMT timer clocks on R-Car V3H - Add support for SHDI and various timer clocks on R-Car V3M - Improve OSC and RCLK (watchdog) handling on R-Car Gen3 SoCs - Amlogic clk-pll driver improvements and updates - Amlogic axg audio controller system clocks - Register Amlogic meson8b clock controller early - Add support for SATA and Fine Display Processor (FDP) clocks on R-Car M3-N - Consolidation of system suspend related code in Exynos, S5P, S3C SoC clk drivers - Fixes for system suspend support on Exynos542x (Odroid boards) and Exynos5433 SoC - Remove obsoleted Exynos4212 ISP clock definitions - Migrated TI am3/4/5 and dra7 SoCs to clockdomain based design - TI RTC+DDR sleep mode support for clock save/restore - Allwinner A64 display engine support and fixes - Allwinner A83t display engine support and fixes" * tag 'clk-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/clk/linux: (186 commits) clk: qcom: Remove unused arrays in SDM845 GCC clk: fixed-rate: fix of_node_get-put imbalance clk: s2mps11: Add used attribute to s2mps11_dt_match clk: qcom: gcc-sdm660: Add MODULE_LICENSE clk: qcom: Add safe switch hook for krait mux clocks dt-bindings: clock: Document qcom,krait-cc clk: qcom: Add Krait clock controller driver dt-bindings: arm: Document qcom,kpss-gcc clk: qcom: Add KPSS ACC/GCC driver clk: qcom: Add support for Krait clocks clk: qcom: Add IPQ806X's HFPLLs clk: qcom: Add MSM8960/APQ8064's HFPLLs dt-bindings: clock: Document qcom,hfpll clk: qcom: Add HFPLL driver clk: qcom: Add support for High-Frequency PLLs (HFPLLs) ARM: Add Krait L2 register accessor functions clk: imx6q: add mmdc0 ipg clock clk: imx6sl: add mmdc ipg clocks clk: imx6sll: add mmdc1 ipg clock clk: imx6sx: add mmdc1 ipg clock ...
520 lines
12 KiB
C
520 lines
12 KiB
C
/*
|
|
* TI clock support
|
|
*
|
|
* Copyright (C) 2013 Texas Instruments, Inc.
|
|
*
|
|
* Tero Kristo <t-kristo@ti.com>
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
* published by the Free Software Foundation.
|
|
*
|
|
* This program is distributed "as is" WITHOUT ANY WARRANTY of any
|
|
* kind, whether express or implied; without even the implied warranty
|
|
* of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
* GNU General Public License for more details.
|
|
*/
|
|
|
|
#include <linux/clk.h>
|
|
#include <linux/clk-provider.h>
|
|
#include <linux/clkdev.h>
|
|
#include <linux/clk/ti.h>
|
|
#include <linux/of.h>
|
|
#include <linux/of_address.h>
|
|
#include <linux/list.h>
|
|
#include <linux/regmap.h>
|
|
#include <linux/memblock.h>
|
|
#include <linux/device.h>
|
|
|
|
#include "clock.h"
|
|
|
|
#undef pr_fmt
|
|
#define pr_fmt(fmt) "%s: " fmt, __func__
|
|
|
|
struct ti_clk_ll_ops *ti_clk_ll_ops;
|
|
static struct device_node *clocks_node_ptr[CLK_MAX_MEMMAPS];
|
|
|
|
struct ti_clk_features ti_clk_features;
|
|
|
|
struct clk_iomap {
|
|
struct regmap *regmap;
|
|
void __iomem *mem;
|
|
};
|
|
|
|
static struct clk_iomap *clk_memmaps[CLK_MAX_MEMMAPS];
|
|
|
|
static void clk_memmap_writel(u32 val, const struct clk_omap_reg *reg)
|
|
{
|
|
struct clk_iomap *io = clk_memmaps[reg->index];
|
|
|
|
if (reg->ptr)
|
|
writel_relaxed(val, reg->ptr);
|
|
else if (io->regmap)
|
|
regmap_write(io->regmap, reg->offset, val);
|
|
else
|
|
writel_relaxed(val, io->mem + reg->offset);
|
|
}
|
|
|
|
static void _clk_rmw(u32 val, u32 mask, void __iomem *ptr)
|
|
{
|
|
u32 v;
|
|
|
|
v = readl_relaxed(ptr);
|
|
v &= ~mask;
|
|
v |= val;
|
|
writel_relaxed(v, ptr);
|
|
}
|
|
|
|
static void clk_memmap_rmw(u32 val, u32 mask, const struct clk_omap_reg *reg)
|
|
{
|
|
struct clk_iomap *io = clk_memmaps[reg->index];
|
|
|
|
if (reg->ptr) {
|
|
_clk_rmw(val, mask, reg->ptr);
|
|
} else if (io->regmap) {
|
|
regmap_update_bits(io->regmap, reg->offset, mask, val);
|
|
} else {
|
|
_clk_rmw(val, mask, io->mem + reg->offset);
|
|
}
|
|
}
|
|
|
|
static u32 clk_memmap_readl(const struct clk_omap_reg *reg)
|
|
{
|
|
u32 val;
|
|
struct clk_iomap *io = clk_memmaps[reg->index];
|
|
|
|
if (reg->ptr)
|
|
val = readl_relaxed(reg->ptr);
|
|
else if (io->regmap)
|
|
regmap_read(io->regmap, reg->offset, &val);
|
|
else
|
|
val = readl_relaxed(io->mem + reg->offset);
|
|
|
|
return val;
|
|
}
|
|
|
|
/**
|
|
* ti_clk_setup_ll_ops - setup low level clock operations
|
|
* @ops: low level clock ops descriptor
|
|
*
|
|
* Sets up low level clock operations for TI clock driver. This is used
|
|
* to provide various callbacks for the clock driver towards platform
|
|
* specific code. Returns 0 on success, -EBUSY if ll_ops have been
|
|
* registered already.
|
|
*/
|
|
int ti_clk_setup_ll_ops(struct ti_clk_ll_ops *ops)
|
|
{
|
|
if (ti_clk_ll_ops) {
|
|
pr_err("Attempt to register ll_ops multiple times.\n");
|
|
return -EBUSY;
|
|
}
|
|
|
|
ti_clk_ll_ops = ops;
|
|
ops->clk_readl = clk_memmap_readl;
|
|
ops->clk_writel = clk_memmap_writel;
|
|
ops->clk_rmw = clk_memmap_rmw;
|
|
|
|
return 0;
|
|
}
|
|
|
|
/**
|
|
* ti_dt_clocks_register - register DT alias clocks during boot
|
|
* @oclks: list of clocks to register
|
|
*
|
|
* Register alias or non-standard DT clock entries during boot. By
|
|
* default, DT clocks are found based on their node name. If any
|
|
* additional con-id / dev-id -> clock mapping is required, use this
|
|
* function to list these.
|
|
*/
|
|
void __init ti_dt_clocks_register(struct ti_dt_clk oclks[])
|
|
{
|
|
struct ti_dt_clk *c;
|
|
struct device_node *node, *parent;
|
|
struct clk *clk;
|
|
struct of_phandle_args clkspec;
|
|
char buf[64];
|
|
char *ptr;
|
|
char *tags[2];
|
|
int i;
|
|
int num_args;
|
|
int ret;
|
|
static bool clkctrl_nodes_missing;
|
|
static bool has_clkctrl_data;
|
|
static bool compat_mode;
|
|
|
|
compat_mode = ti_clk_get_features()->flags & TI_CLK_CLKCTRL_COMPAT;
|
|
|
|
for (c = oclks; c->node_name != NULL; c++) {
|
|
strcpy(buf, c->node_name);
|
|
ptr = buf;
|
|
for (i = 0; i < 2; i++)
|
|
tags[i] = NULL;
|
|
num_args = 0;
|
|
while (*ptr) {
|
|
if (*ptr == ':') {
|
|
if (num_args >= 2) {
|
|
pr_warn("Bad number of tags on %s\n",
|
|
c->node_name);
|
|
return;
|
|
}
|
|
tags[num_args++] = ptr + 1;
|
|
*ptr = 0;
|
|
}
|
|
ptr++;
|
|
}
|
|
|
|
if (num_args && clkctrl_nodes_missing)
|
|
continue;
|
|
|
|
node = of_find_node_by_name(NULL, buf);
|
|
if (num_args && compat_mode) {
|
|
parent = node;
|
|
node = of_get_child_by_name(parent, "clk");
|
|
of_node_put(parent);
|
|
}
|
|
|
|
clkspec.np = node;
|
|
clkspec.args_count = num_args;
|
|
for (i = 0; i < num_args; i++) {
|
|
ret = kstrtoint(tags[i], i ? 10 : 16, clkspec.args + i);
|
|
if (ret) {
|
|
pr_warn("Bad tag in %s at %d: %s\n",
|
|
c->node_name, i, tags[i]);
|
|
of_node_put(node);
|
|
return;
|
|
}
|
|
}
|
|
clk = of_clk_get_from_provider(&clkspec);
|
|
of_node_put(node);
|
|
if (!IS_ERR(clk)) {
|
|
c->lk.clk = clk;
|
|
clkdev_add(&c->lk);
|
|
} else {
|
|
if (num_args && !has_clkctrl_data) {
|
|
if (of_find_compatible_node(NULL, NULL,
|
|
"ti,clkctrl")) {
|
|
has_clkctrl_data = true;
|
|
} else {
|
|
clkctrl_nodes_missing = true;
|
|
|
|
pr_warn("missing clkctrl nodes, please update your dts.\n");
|
|
continue;
|
|
}
|
|
}
|
|
|
|
pr_warn("failed to lookup clock node %s, ret=%ld\n",
|
|
c->node_name, PTR_ERR(clk));
|
|
}
|
|
}
|
|
}
|
|
|
|
struct clk_init_item {
|
|
struct device_node *node;
|
|
void *user;
|
|
ti_of_clk_init_cb_t func;
|
|
struct list_head link;
|
|
};
|
|
|
|
static LIST_HEAD(retry_list);
|
|
|
|
/**
|
|
* ti_clk_retry_init - retries a failed clock init at later phase
|
|
* @node: device not for the clock
|
|
* @user: user data pointer
|
|
* @func: init function to be called for the clock
|
|
*
|
|
* Adds a failed clock init to the retry list. The retry list is parsed
|
|
* once all the other clocks have been initialized.
|
|
*/
|
|
int __init ti_clk_retry_init(struct device_node *node, void *user,
|
|
ti_of_clk_init_cb_t func)
|
|
{
|
|
struct clk_init_item *retry;
|
|
|
|
pr_debug("%pOFn: adding to retry list...\n", node);
|
|
retry = kzalloc(sizeof(*retry), GFP_KERNEL);
|
|
if (!retry)
|
|
return -ENOMEM;
|
|
|
|
retry->node = node;
|
|
retry->func = func;
|
|
retry->user = user;
|
|
list_add(&retry->link, &retry_list);
|
|
|
|
return 0;
|
|
}
|
|
|
|
/**
|
|
* ti_clk_get_reg_addr - get register address for a clock register
|
|
* @node: device node for the clock
|
|
* @index: register index from the clock node
|
|
* @reg: pointer to target register struct
|
|
*
|
|
* Builds clock register address from device tree information, and returns
|
|
* the data via the provided output pointer @reg. Returns 0 on success,
|
|
* negative error value on failure.
|
|
*/
|
|
int ti_clk_get_reg_addr(struct device_node *node, int index,
|
|
struct clk_omap_reg *reg)
|
|
{
|
|
u32 val;
|
|
int i;
|
|
|
|
for (i = 0; i < CLK_MAX_MEMMAPS; i++) {
|
|
if (clocks_node_ptr[i] == node->parent)
|
|
break;
|
|
}
|
|
|
|
if (i == CLK_MAX_MEMMAPS) {
|
|
pr_err("clk-provider not found for %pOFn!\n", node);
|
|
return -ENOENT;
|
|
}
|
|
|
|
reg->index = i;
|
|
|
|
if (of_property_read_u32_index(node, "reg", index, &val)) {
|
|
pr_err("%pOFn must have reg[%d]!\n", node, index);
|
|
return -EINVAL;
|
|
}
|
|
|
|
reg->offset = val;
|
|
reg->ptr = NULL;
|
|
|
|
return 0;
|
|
}
|
|
|
|
void ti_clk_latch(struct clk_omap_reg *reg, s8 shift)
|
|
{
|
|
u32 latch;
|
|
|
|
if (shift < 0)
|
|
return;
|
|
|
|
latch = 1 << shift;
|
|
|
|
ti_clk_ll_ops->clk_rmw(latch, latch, reg);
|
|
ti_clk_ll_ops->clk_rmw(0, latch, reg);
|
|
ti_clk_ll_ops->clk_readl(reg); /* OCP barrier */
|
|
}
|
|
|
|
/**
|
|
* omap2_clk_provider_init - init master clock provider
|
|
* @parent: master node
|
|
* @index: internal index for clk_reg_ops
|
|
* @syscon: syscon regmap pointer for accessing clock registers
|
|
* @mem: iomem pointer for the clock provider memory area, only used if
|
|
* syscon is not provided
|
|
*
|
|
* Initializes a master clock IP block. This basically sets up the
|
|
* mapping from clocks node to the memory map index. All the clocks
|
|
* are then initialized through the common of_clk_init call, and the
|
|
* clocks will access their memory maps based on the node layout.
|
|
* Returns 0 in success.
|
|
*/
|
|
int __init omap2_clk_provider_init(struct device_node *parent, int index,
|
|
struct regmap *syscon, void __iomem *mem)
|
|
{
|
|
struct device_node *clocks;
|
|
struct clk_iomap *io;
|
|
|
|
/* get clocks for this parent */
|
|
clocks = of_get_child_by_name(parent, "clocks");
|
|
if (!clocks) {
|
|
pr_err("%pOFn missing 'clocks' child node.\n", parent);
|
|
return -EINVAL;
|
|
}
|
|
|
|
/* add clocks node info */
|
|
clocks_node_ptr[index] = clocks;
|
|
|
|
io = kzalloc(sizeof(*io), GFP_KERNEL);
|
|
if (!io)
|
|
return -ENOMEM;
|
|
|
|
io->regmap = syscon;
|
|
io->mem = mem;
|
|
|
|
clk_memmaps[index] = io;
|
|
|
|
return 0;
|
|
}
|
|
|
|
/**
|
|
* omap2_clk_legacy_provider_init - initialize a legacy clock provider
|
|
* @index: index for the clock provider
|
|
* @mem: iomem pointer for the clock provider memory area
|
|
*
|
|
* Initializes a legacy clock provider memory mapping.
|
|
*/
|
|
void __init omap2_clk_legacy_provider_init(int index, void __iomem *mem)
|
|
{
|
|
struct clk_iomap *io;
|
|
|
|
io = memblock_alloc(sizeof(*io), SMP_CACHE_BYTES);
|
|
|
|
io->mem = mem;
|
|
|
|
clk_memmaps[index] = io;
|
|
}
|
|
|
|
/**
|
|
* ti_dt_clk_init_retry_clks - init clocks from the retry list
|
|
*
|
|
* Initializes any clocks that have failed to initialize before,
|
|
* reasons being missing parent node(s) during earlier init. This
|
|
* typically happens only for DPLLs which need to have both of their
|
|
* parent clocks ready during init.
|
|
*/
|
|
void ti_dt_clk_init_retry_clks(void)
|
|
{
|
|
struct clk_init_item *retry;
|
|
struct clk_init_item *tmp;
|
|
int retries = 5;
|
|
|
|
while (!list_empty(&retry_list) && retries) {
|
|
list_for_each_entry_safe(retry, tmp, &retry_list, link) {
|
|
pr_debug("retry-init: %pOFn\n", retry->node);
|
|
retry->func(retry->user, retry->node);
|
|
list_del(&retry->link);
|
|
kfree(retry);
|
|
}
|
|
retries--;
|
|
}
|
|
}
|
|
|
|
static const struct of_device_id simple_clk_match_table[] __initconst = {
|
|
{ .compatible = "fixed-clock" },
|
|
{ .compatible = "fixed-factor-clock" },
|
|
{ }
|
|
};
|
|
|
|
/**
|
|
* ti_clk_add_aliases - setup clock aliases
|
|
*
|
|
* Sets up any missing clock aliases. No return value.
|
|
*/
|
|
void __init ti_clk_add_aliases(void)
|
|
{
|
|
struct device_node *np;
|
|
struct clk *clk;
|
|
|
|
for_each_matching_node(np, simple_clk_match_table) {
|
|
struct of_phandle_args clkspec;
|
|
|
|
clkspec.np = np;
|
|
clk = of_clk_get_from_provider(&clkspec);
|
|
|
|
ti_clk_add_alias(NULL, clk, np->name);
|
|
}
|
|
}
|
|
|
|
/**
|
|
* ti_clk_setup_features - setup clock features flags
|
|
* @features: features definition to use
|
|
*
|
|
* Initializes the clock driver features flags based on platform
|
|
* provided data. No return value.
|
|
*/
|
|
void __init ti_clk_setup_features(struct ti_clk_features *features)
|
|
{
|
|
memcpy(&ti_clk_features, features, sizeof(*features));
|
|
}
|
|
|
|
/**
|
|
* ti_clk_get_features - get clock driver features flags
|
|
*
|
|
* Get TI clock driver features description. Returns a pointer
|
|
* to the current feature setup.
|
|
*/
|
|
const struct ti_clk_features *ti_clk_get_features(void)
|
|
{
|
|
return &ti_clk_features;
|
|
}
|
|
|
|
/**
|
|
* omap2_clk_enable_init_clocks - prepare & enable a list of clocks
|
|
* @clk_names: ptr to an array of strings of clock names to enable
|
|
* @num_clocks: number of clock names in @clk_names
|
|
*
|
|
* Prepare and enable a list of clocks, named by @clk_names. No
|
|
* return value. XXX Deprecated; only needed until these clocks are
|
|
* properly claimed and enabled by the drivers or core code that uses
|
|
* them. XXX What code disables & calls clk_put on these clocks?
|
|
*/
|
|
void omap2_clk_enable_init_clocks(const char **clk_names, u8 num_clocks)
|
|
{
|
|
struct clk *init_clk;
|
|
int i;
|
|
|
|
for (i = 0; i < num_clocks; i++) {
|
|
init_clk = clk_get(NULL, clk_names[i]);
|
|
if (WARN(IS_ERR(init_clk), "could not find init clock %s\n",
|
|
clk_names[i]))
|
|
continue;
|
|
clk_prepare_enable(init_clk);
|
|
}
|
|
}
|
|
|
|
/**
|
|
* ti_clk_add_alias - add a clock alias for a TI clock
|
|
* @dev: device alias for this clock
|
|
* @clk: clock handle to create alias for
|
|
* @con: connection ID for this clock
|
|
*
|
|
* Creates a clock alias for a TI clock. Allocates the clock lookup entry
|
|
* and assigns the data to it. Returns 0 if successful, negative error
|
|
* value otherwise.
|
|
*/
|
|
int ti_clk_add_alias(struct device *dev, struct clk *clk, const char *con)
|
|
{
|
|
struct clk_lookup *cl;
|
|
|
|
if (!clk)
|
|
return 0;
|
|
|
|
if (IS_ERR(clk))
|
|
return PTR_ERR(clk);
|
|
|
|
cl = kzalloc(sizeof(*cl), GFP_KERNEL);
|
|
if (!cl)
|
|
return -ENOMEM;
|
|
|
|
if (dev)
|
|
cl->dev_id = dev_name(dev);
|
|
cl->con_id = con;
|
|
cl->clk = clk;
|
|
|
|
clkdev_add(cl);
|
|
|
|
return 0;
|
|
}
|
|
|
|
/**
|
|
* ti_clk_register - register a TI clock to the common clock framework
|
|
* @dev: device for this clock
|
|
* @hw: hardware clock handle
|
|
* @con: connection ID for this clock
|
|
*
|
|
* Registers a TI clock to the common clock framework, and adds a clock
|
|
* alias for it. Returns a handle to the registered clock if successful,
|
|
* ERR_PTR value in failure.
|
|
*/
|
|
struct clk *ti_clk_register(struct device *dev, struct clk_hw *hw,
|
|
const char *con)
|
|
{
|
|
struct clk *clk;
|
|
int ret;
|
|
|
|
clk = clk_register(dev, hw);
|
|
if (IS_ERR(clk))
|
|
return clk;
|
|
|
|
ret = ti_clk_add_alias(dev, clk, con);
|
|
if (ret) {
|
|
clk_unregister(clk);
|
|
return ERR_PTR(ret);
|
|
}
|
|
|
|
return clk;
|
|
}
|