mirror of
https://github.com/torvalds/linux.git
synced 2024-11-02 02:01:29 +00:00
89127ed381
The problem has its root in the calculation of the set-port offsets (macro MCFGPIO_SETR() in arch/m68k/include/asm/gpio.h), this assumes that all ports have the same offset from the base port address (MCFGPIO_SETR) which is defined in mcf520xsim.h as an alias of MCFGIO_PSETR_BUSCTL. Because the BUSCTL and BE port do not have a set-register (see MCF5208 Reference Manual Page 13-10, Table 13-3) the offset calculations went wrong. Because the BE and BUSCTL port do not seem useful in these parts, as they lack a set register, I removed them and adapted the gpio chip bases which are also used for the offset-calculations. Now both setting and resetting the chip selects works as expected from userland and from the kernelspace. Signed-off-by: Peter Turczak <peter@turczak.de> Signed-off-by: Greg Ungerer <gerg@uclinux.org>
67 lines
2.4 KiB
C
67 lines
2.4 KiB
C
/*
|
|
* Definitions for Freescale Coldfire QSPI module
|
|
*
|
|
* Copyright 2010 Steven King <sfking@fdwdc.com>
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License version 2
|
|
* as published by the Free Software Foundation.
|
|
*
|
|
* This program is distributed in the hope that it will be useful,
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
* GNU General Public License for more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License along
|
|
* with this program; if not, write to the Free Software Foundation, Inc.,
|
|
* 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
|
|
*
|
|
*/
|
|
|
|
#ifndef mcfqspi_h
|
|
#define mcfqspi_h
|
|
|
|
#if defined(CONFIG_M523x) || defined(CONFIG_M527x) || defined(CONFIG_M528x)
|
|
#define MCFQSPI_IOBASE (MCF_IPSBAR + 0x340)
|
|
#elif defined(CONFIG_M5249)
|
|
#define MCFQSPI_IOBASE (MCF_MBAR + 0x300)
|
|
#elif defined(CONFIG_M520x)
|
|
#define MCFQSPI_IOBASE 0xFC05C000
|
|
#elif defined(CONFIG_M532x)
|
|
#define MCFQSPI_IOBASE 0xFC058000
|
|
#endif
|
|
#define MCFQSPI_IOSIZE 0x40
|
|
|
|
/**
|
|
* struct mcfqspi_cs_control - chip select control for the coldfire qspi driver
|
|
* @setup: setup the control; allocate gpio's, etc. May be NULL.
|
|
* @teardown: finish with the control; free gpio's, etc. May be NULL.
|
|
* @select: output the signals to select the device. Can not be NULL.
|
|
* @deselect: output the signals to deselect the device. Can not be NULL.
|
|
*
|
|
* The QSPI module has 4 hardware chip selects. We don't use them. Instead
|
|
* platforms are required to supply a mcfqspi_cs_control as a part of the
|
|
* platform data for each QSPI master controller. Only the select and
|
|
* deselect functions are required.
|
|
*/
|
|
struct mcfqspi_cs_control {
|
|
int (*setup)(struct mcfqspi_cs_control *);
|
|
void (*teardown)(struct mcfqspi_cs_control *);
|
|
void (*select)(struct mcfqspi_cs_control *, u8, bool);
|
|
void (*deselect)(struct mcfqspi_cs_control *, u8, bool);
|
|
};
|
|
|
|
/**
|
|
* struct mcfqspi_platform_data - platform data for the coldfire qspi driver
|
|
* @bus_num: board specific identifier for this qspi driver.
|
|
* @num_chipselects: number of chip selects supported by this qspi driver.
|
|
* @cs_control: platform dependent chip select control.
|
|
*/
|
|
struct mcfqspi_platform_data {
|
|
s16 bus_num;
|
|
u16 num_chipselect;
|
|
struct mcfqspi_cs_control *cs_control;
|
|
};
|
|
|
|
#endif /* mcfqspi_h */
|