mirror of
https://github.com/torvalds/linux.git
synced 2024-12-24 03:42:52 +00:00
191b77c361
Remove "mrvl,lpss-ssp" property from documentation because LPSS SSP type is for certain Intel platforms. I believe commita6e56c28a1
("ARM: pxa: ssp: add DT bindings") added it by accident by copying all enum pxa_ssp_type types from include/linux/pxa2xx_ssp.h. Please note this was removed from arch/arm/plat-pxa/ssp.c by the commitb692cb83b1
("ARM: pxa: ssp: Fix build error by removing originally incorrect DT binding"). Signed-off-by: Jarkko Nikula <jarkko.nikula@linux.intel.com> Signed-off-by: Rob Herring <robh@kernel.org>
65 lines
1.2 KiB
Plaintext
65 lines
1.2 KiB
Plaintext
Device tree bindings for Marvell PXA SSP ports
|
|
|
|
Required properties:
|
|
|
|
- compatible: Must be one of
|
|
mrvl,pxa25x-ssp
|
|
mvrl,pxa25x-nssp
|
|
mrvl,pxa27x-ssp
|
|
mrvl,pxa3xx-ssp
|
|
mvrl,pxa168-ssp
|
|
mrvl,pxa910-ssp
|
|
mrvl,ce4100-ssp
|
|
|
|
- reg: The memory base
|
|
- dmas: Two dma phandles, one for rx, one for tx
|
|
- dma-names: Must be "rx", "tx"
|
|
|
|
|
|
Example for PXA3xx:
|
|
|
|
ssp0: ssp@41000000 {
|
|
compatible = "mrvl,pxa3xx-ssp";
|
|
reg = <0x41000000 0x40>;
|
|
ssp-id = <1>;
|
|
interrupts = <24>;
|
|
clock-names = "pxa27x-ssp.0";
|
|
dmas = <&dma 13
|
|
&dma 14>;
|
|
dma-names = "rx", "tx";
|
|
};
|
|
|
|
ssp1: ssp@41700000 {
|
|
compatible = "mrvl,pxa3xx-ssp";
|
|
reg = <0x41700000 0x40>;
|
|
ssp-id = <2>;
|
|
interrupts = <16>;
|
|
clock-names = "pxa27x-ssp.1";
|
|
dmas = <&dma 15
|
|
&dma 16>;
|
|
dma-names = "rx", "tx";
|
|
};
|
|
|
|
ssp2: ssp@41900000 {
|
|
compatibl3 = "mrvl,pxa3xx-ssp";
|
|
reg = <0x41900000 0x40>;
|
|
ssp-id = <3>;
|
|
interrupts = <0>;
|
|
clock-names = "pxa27x-ssp.2";
|
|
dmas = <&dma 66
|
|
&dma 67>;
|
|
dma-names = "rx", "tx";
|
|
};
|
|
|
|
ssp3: ssp@41a00000 {
|
|
compatible = "mrvl,pxa3xx-ssp";
|
|
reg = <0x41a00000 0x40>;
|
|
ssp-id = <4>;
|
|
interrupts = <13>;
|
|
clock-names = "pxa27x-ssp.3";
|
|
dmas = <&dma 2
|
|
&dma 3>;
|
|
dma-names = "rx", "tx";
|
|
};
|
|
|