/* * Copyright (C) 2014 Antoine Ténart * * This file is licensed under the terms of the GNU General Public * License version 2. This program is licensed "as is" without any * warranty of any kind, whether express or implied. */ #include #include #include "skeleton.dtsi" / { model = "Marvell Armada 1500 pro (BG2-Q) SoC"; compatible = "marvell,berlin2q", "marvell,berlin"; cpus { #address-cells = <1>; #size-cells = <0>; enable-method = "marvell,berlin-smp"; cpu@0 { compatible = "arm,cortex-a9"; device_type = "cpu"; next-level-cache = <&l2>; reg = <0>; }; cpu@1 { compatible = "arm,cortex-a9"; device_type = "cpu"; next-level-cache = <&l2>; reg = <1>; }; cpu@2 { compatible = "arm,cortex-a9"; device_type = "cpu"; next-level-cache = <&l2>; reg = <2>; }; cpu@3 { compatible = "arm,cortex-a9"; device_type = "cpu"; next-level-cache = <&l2>; reg = <3>; }; }; refclk: oscillator { compatible = "fixed-clock"; #clock-cells = <0>; clock-frequency = <25000000>; }; soc { compatible = "simple-bus"; #address-cells = <1>; #size-cells = <1>; ranges = <0 0xf7000000 0x1000000>; interrupt-parent = <&gic>; pmu { compatible = "arm,cortex-a9-pmu"; interrupts = , , , ; }; sdhci0: sdhci@ab0000 { compatible = "mrvl,pxav3-mmc"; reg = <0xab0000 0x200>; clocks = <&chip CLKID_SDIO1XIN>; interrupts = ; status = "disabled"; }; sdhci1: sdhci@ab0800 { compatible = "mrvl,pxav3-mmc"; reg = <0xab0800 0x200>; clocks = <&chip CLKID_SDIO1XIN>; interrupts = ; status = "disabled"; }; sdhci2: sdhci@ab1000 { compatible = "mrvl,pxav3-mmc"; reg = <0xab1000 0x200>; interrupts = ; clocks = <&chip CLKID_SDIO1XIN>; status = "disabled"; }; l2: l2-cache-controller@ac0000 { compatible = "arm,pl310-cache"; reg = <0xac0000 0x1000>; cache-level = <2>; arm,data-latency = <2 2 2>; arm,tag-latency = <2 2 2>; }; scu: snoop-control-unit@ad0000 { compatible = "arm,cortex-a9-scu"; reg = <0xad0000 0x58>; }; local-timer@ad0600 { compatible = "arm,cortex-a9-twd-timer"; reg = <0xad0600 0x20>; clocks = <&chip CLKID_TWD>; interrupts = ; }; gic: interrupt-controller@ad1000 { compatible = "arm,cortex-a9-gic"; reg = <0xad1000 0x1000>, <0xad0100 0x100>; interrupt-controller; #interrupt-cells = <3>; }; usb_phy2: phy@a2f400 { compatible = "marvell,berlin2-usb-phy"; reg = <0xa2f400 0x128>; #phy-cells = <0>; resets = <&chip 0x104 14>; status = "disabled"; }; usb2: usb@a30000 { compatible = "chipidea,usb2"; reg = <0xa30000 0x10000>; interrupts = ; clocks = <&chip CLKID_USB2>; phys = <&usb_phy2>; phy-names = "usb-phy"; status = "disabled"; }; usb_phy0: phy@b74000 { compatible = "marvell,berlin2-usb-phy"; reg = <0xb74000 0x128>; #phy-cells = <0>; resets = <&chip 0x104 12>; status = "disabled"; }; usb_phy1: phy@b78000 { compatible = "marvell,berlin2-usb-phy"; reg = <0xb78000 0x128>; #phy-cells = <0>; resets = <&chip 0x104 13>; status = "disabled"; }; eth0: ethernet@b90000 { compatible = "marvell,pxa168-eth"; reg = <0xb90000 0x10000>; clocks = <&chip CLKID_GETH0>; interrupts = ; /* set by bootloader */ local-mac-address = [00 00 00 00 00 00]; #address-cells = <1>; #size-cells = <0>; phy-connection-type = "mii"; phy-handle = <ðphy0>; status = "disabled"; ethphy0: ethernet-phy@0 { reg = <0>; }; }; cpu-ctrl@dd0000 { compatible = "marvell,berlin-cpu-ctrl"; reg = <0xdd0000 0x10000>; }; apb@e80000 { compatible = "simple-bus"; #address-cells = <1>; #size-cells = <1>; ranges = <0 0xe80000 0x10000>; interrupt-parent = <&aic>; gpio0: gpio@0400 { compatible = "snps,dw-apb-gpio"; reg = <0x0400 0x400>; #address-cells = <1>; #size-cells = <0>; porta: gpio-port@0 { compatible = "snps,dw-apb-gpio-port"; gpio-controller; #gpio-cells = <2>; snps,nr-gpios = <32>; reg = <0>; interrupt-controller; #interrupt-cells = <2>; interrupts = <0>; }; }; gpio1: gpio@0800 { compatible = "snps,dw-apb-gpio"; reg = <0x0800 0x400>; #address-cells = <1>; #size-cells = <0>; portb: gpio-port@1 { compatible = "snps,dw-apb-gpio-port"; gpio-controller; #gpio-cells = <2>; snps,nr-gpios = <32>; reg = <0>; interrupt-controller; #interrupt-cells = <2>; interrupts = <1>; }; }; gpio2: gpio@0c00 { compatible = "snps,dw-apb-gpio"; reg = <0x0c00 0x400>; #address-cells = <1>; #size-cells = <0>; portc: gpio-port@2 { compatible = "snps,dw-apb-gpio-port"; gpio-controller; #gpio-cells = <2>; snps,nr-gpios = <32>; reg = <0>; interrupt-controller; #interrupt-cells = <2>; interrupts = <2>; }; }; gpio3: gpio@1000 { compatible = "snps,dw-apb-gpio"; reg = <0x1000 0x400>; #address-cells = <1>; #size-cells = <0>; portd: gpio-port@3 { compatible = "snps,dw-apb-gpio-port"; gpio-controller; #gpio-cells = <2>; snps,nr-gpios = <32>; reg = <0>; interrupt-controller; #interrupt-cells = <2>; interrupts = <3>; }; }; i2c0: i2c@1400 { compatible = "snps,designware-i2c"; #address-cells = <1>; #size-cells = <0>; reg = <0x1400 0x100>; interrupt-parent = <&aic>; interrupts = <4>; clocks = <&chip CLKID_CFG>; pinctrl-0 = <&twsi0_pmux>; pinctrl-names = "default"; status = "disabled"; }; i2c1: i2c@1800 { compatible = "snps,designware-i2c"; #address-cells = <1>; #size-cells = <0>; reg = <0x1800 0x100>; interrupt-parent = <&aic>; interrupts = <5>; clocks = <&chip CLKID_CFG>; pinctrl-0 = <&twsi1_pmux>; pinctrl-names = "default"; status = "disabled"; }; timer0: timer@2c00 { compatible = "snps,dw-apb-timer"; reg = <0x2c00 0x14>; clocks = <&chip CLKID_CFG>; clock-names = "timer"; interrupts = <8>; }; timer1: timer@2c14 { compatible = "snps,dw-apb-timer"; reg = <0x2c14 0x14>; clocks = <&chip CLKID_CFG>; clock-names = "timer"; }; timer2: timer@2c28 { compatible = "snps,dw-apb-timer"; reg = <0x2c28 0x14>; clocks = <&chip CLKID_CFG>; clock-names = "timer"; status = "disabled"; }; timer3: timer@2c3c { compatible = "snps,dw-apb-timer"; reg = <0x2c3c 0x14>; clocks = <&chip CLKID_CFG>; clock-names = "timer"; status = "disabled"; }; timer4: timer@2c50 { compatible = "snps,dw-apb-timer"; reg = <0x2c50 0x14>; clocks = <&chip CLKID_CFG>; clock-names = "timer"; status = "disabled"; }; timer5: timer@2c64 { compatible = "snps,dw-apb-timer"; reg = <0x2c64 0x14>; clocks = <&chip CLKID_CFG>; clock-names = "timer"; status = "disabled"; }; timer6: timer@2c78 { compatible = "snps,dw-apb-timer"; reg = <0x2c78 0x14>; clocks = <&chip CLKID_CFG>; clock-names = "timer"; status = "disabled"; }; timer7: timer@2c8c { compatible = "snps,dw-apb-timer"; reg = <0x2c8c 0x14>; clocks = <&chip CLKID_CFG>; clock-names = "timer"; status = "disabled"; }; aic: interrupt-controller@3800 { compatible = "snps,dw-apb-ictl"; reg = <0x3800 0x30>; interrupt-controller; #interrupt-cells = <1>; interrupt-parent = <&gic>; interrupts = ; }; gpio4: gpio@5000 { compatible = "snps,dw-apb-gpio"; reg = <0x5000 0x400>; #address-cells = <1>; #size-cells = <0>; porte: gpio-port@4 { compatible = "snps,dw-apb-gpio-port"; gpio-controller; #gpio-cells = <2>; snps,nr-gpios = <32>; reg = <0>; }; }; gpio5: gpio@c000 { compatible = "snps,dw-apb-gpio"; reg = <0xc000 0x400>; #address-cells = <1>; #size-cells = <0>; portf: gpio-port@5 { compatible = "snps,dw-apb-gpio-port"; gpio-controller; #gpio-cells = <2>; snps,nr-gpios = <32>; reg = <0>; }; }; }; chip: chip-control@ea0000 { compatible = "marvell,berlin2q-chip-ctrl"; #clock-cells = <1>; #reset-cells = <2>; reg = <0xea0000 0x400>, <0xdd0170 0x10>; clocks = <&refclk>; clock-names = "refclk"; twsi0_pmux: twsi0-pmux { groups = "G6"; function = "twsi0"; }; twsi1_pmux: twsi1-pmux { groups = "G7"; function = "twsi1"; }; }; ahci: sata@e90000 { compatible = "marvell,berlin2q-ahci", "generic-ahci"; reg = <0xe90000 0x1000>; interrupts = ; clocks = <&chip CLKID_SATA>; #address-cells = <1>; #size-cells = <0>; sata0: sata-port@0 { reg = <0>; phys = <&sata_phy 0>; status = "disabled"; }; sata1: sata-port@1 { reg = <1>; phys = <&sata_phy 1>; status = "disabled"; }; }; sata_phy: phy@e900a0 { compatible = "marvell,berlin2q-sata-phy"; reg = <0xe900a0 0x200>; clocks = <&chip CLKID_SATA>; #address-cells = <1>; #size-cells = <0>; #phy-cells = <1>; status = "disabled"; sata-phy@0 { reg = <0>; }; sata-phy@1 { reg = <1>; }; }; usb0: usb@ed0000 { compatible = "chipidea,usb2"; reg = <0xed0000 0x10000>; interrupts = ; clocks = <&chip CLKID_USB0>; phys = <&usb_phy0>; phy-names = "usb-phy"; status = "disabled"; }; usb1: usb@ee0000 { compatible = "chipidea,usb2"; reg = <0xee0000 0x10000>; interrupts = ; clocks = <&chip CLKID_USB1>; phys = <&usb_phy1>; phy-names = "usb-phy"; status = "disabled"; }; apb@fc0000 { compatible = "simple-bus"; #address-cells = <1>; #size-cells = <1>; ranges = <0 0xfc0000 0x10000>; interrupt-parent = <&sic>; i2c2: i2c@7000 { compatible = "snps,designware-i2c"; #address-cells = <1>; #size-cells = <0>; reg = <0x7000 0x100>; interrupt-parent = <&sic>; interrupts = <6>; clocks = <&refclk>; pinctrl-0 = <&twsi2_pmux>; pinctrl-names = "default"; status = "disabled"; }; i2c3: i2c@8000 { compatible = "snps,designware-i2c"; #address-cells = <1>; #size-cells = <0>; reg = <0x8000 0x100>; interrupt-parent = <&sic>; interrupts = <7>; clocks = <&refclk>; pinctrl-0 = <&twsi3_pmux>; pinctrl-names = "default"; status = "disabled"; }; uart0: uart@9000 { compatible = "snps,dw-apb-uart"; reg = <0x9000 0x100>; interrupt-parent = <&sic>; interrupts = <8>; clocks = <&refclk>; reg-shift = <2>; pinctrl-0 = <&uart0_pmux>; pinctrl-names = "default"; status = "disabled"; }; uart1: uart@a000 { compatible = "snps,dw-apb-uart"; reg = <0xa000 0x100>; interrupt-parent = <&sic>; interrupts = <9>; clocks = <&refclk>; reg-shift = <2>; pinctrl-0 = <&uart1_pmux>; pinctrl-names = "default"; status = "disabled"; }; sysctrl: pin-controller@d000 { compatible = "marvell,berlin2q-system-ctrl"; reg = <0xd000 0x100>; uart0_pmux: uart0-pmux { groups = "GSM12"; function = "uart0"; }; uart1_pmux: uart1-pmux { groups = "GSM14"; function = "uart1"; }; twsi2_pmux: twsi2-pmux { groups = "GSM13"; function = "twsi2"; }; twsi3_pmux: twsi3-pmux { groups = "GSM14"; function = "twsi3"; }; }; sic: interrupt-controller@e000 { compatible = "snps,dw-apb-ictl"; reg = <0xe000 0x30>; interrupt-controller; #interrupt-cells = <1>; interrupt-parent = <&gic>; interrupts = ; }; }; }; };