mirror of
https://github.com/torvalds/linux.git
synced 2024-12-26 21:02:19 +00:00
mvebu clock changes for v3.14
- mvebu: add the core divider clock driver - sparse cleanup -----BEGIN PGP SIGNATURE----- Version: GnuPG v2.0.22 (GNU/Linux) iQIcBAABAgAGBQJSm2uFAAoJEP45WPkGe8ZnOMgQAK6yj/QD5MNHO4a77L6gkrn3 dOHuP7eCZKpxiRUgFGqNdMpubL7yx/B2LudE2eNTGXNnVKIpeba1pHYi//Q4Bl9A 2VBzhHdmQEd/EQ59cUgSdRKGgAnrm9ThDYO6QgKvuHmRI8jxPWW7wehX8ftuaRC4 GWjgUX4o62JOCbtAPlQhll4lqUiFYwemtisoD+dYzYMobCRgz5vNr065/BU0CUg0 NaqKUOgUdzjUiFIjeQmU6s7ljhYBbFmXu2E9BcZzpV9Uja3Ylh0PZVldgsqTJlKw YaYPOBqEP4CYrfIIXfH1MEHLRUZDsYa/FAkzwcD6UHC6WAe/50GAUZ/8d3P136Kr MVaPgxB/jmoE7z9bFOVHst/rOUVuiV/aQpz9pQwMa8Roi4LcnJ0kcjCFIfWvPkqm o/tsPX7s1UhBt9mg0LDiAYuzJWj6wFuYLiXF/iZX1kqN6QeDeGnYMRtp5+4JXmkc L4I9W50VJkLKqdnDRkKLCFFUSVYEX1U4DuCAacPRTD3QsJgQz7FtgLyey7d1VsV0 irN1istyew0B8/4KX7DtPChacop9+cHXmneWAayTKOfFyVQ/1PWC8MV6Dpg81oKU DTxTNtYmwmLrfEGEyEq2EpbsSBBxHTi4Q4rq86xBi//xq4Dkg0rF5CZGdYRD76RJ kFYOr/XAaWjOtiitUvdt =gv4G -----END PGP SIGNATURE----- Merge tag 'mvebu-clk-3.14' of git://git.infradead.org/linux-mvebu into clk-next mvebu clock changes for v3.14 - mvebu: add the core divider clock driver - sparse cleanup
This commit is contained in:
commit
a5d37d22b5
@ -4,15 +4,20 @@ config MVEBU_CLK_COMMON
|
||||
config MVEBU_CLK_CPU
|
||||
bool
|
||||
|
||||
config MVEBU_CLK_COREDIV
|
||||
bool
|
||||
|
||||
config ARMADA_370_CLK
|
||||
bool
|
||||
select MVEBU_CLK_COMMON
|
||||
select MVEBU_CLK_CPU
|
||||
select MVEBU_CLK_COREDIV
|
||||
|
||||
config ARMADA_XP_CLK
|
||||
bool
|
||||
select MVEBU_CLK_COMMON
|
||||
select MVEBU_CLK_CPU
|
||||
select MVEBU_CLK_COREDIV
|
||||
|
||||
config DOVE_CLK
|
||||
bool
|
||||
|
@ -1,5 +1,6 @@
|
||||
obj-$(CONFIG_MVEBU_CLK_COMMON) += common.o
|
||||
obj-$(CONFIG_MVEBU_CLK_CPU) += clk-cpu.o
|
||||
obj-$(CONFIG_MVEBU_CLK_COREDIV) += clk-corediv.o
|
||||
|
||||
obj-$(CONFIG_ARMADA_370_CLK) += armada-370.o
|
||||
obj-$(CONFIG_ARMADA_XP_CLK) += armada-xp.o
|
||||
|
223
drivers/clk/mvebu/clk-corediv.c
Normal file
223
drivers/clk/mvebu/clk-corediv.c
Normal file
@ -0,0 +1,223 @@
|
||||
/*
|
||||
* MVEBU Core divider clock
|
||||
*
|
||||
* Copyright (C) 2013 Marvell
|
||||
*
|
||||
* Ezequiel Garcia <ezequiel.garcia@free-electrons.com>
|
||||
*
|
||||
* This file is licensed under the terms of the GNU General Public
|
||||
* License version 2. This program is licensed "as is" without any
|
||||
* warranty of any kind, whether express or implied.
|
||||
*/
|
||||
|
||||
#include <linux/kernel.h>
|
||||
#include <linux/clk-provider.h>
|
||||
#include <linux/of_address.h>
|
||||
#include <linux/slab.h>
|
||||
#include <linux/delay.h>
|
||||
#include "common.h"
|
||||
|
||||
#define CORE_CLK_DIV_RATIO_MASK 0xff
|
||||
#define CORE_CLK_DIV_RATIO_RELOAD BIT(8)
|
||||
#define CORE_CLK_DIV_ENABLE_OFFSET 24
|
||||
#define CORE_CLK_DIV_RATIO_OFFSET 0x8
|
||||
|
||||
struct clk_corediv_desc {
|
||||
unsigned int mask;
|
||||
unsigned int offset;
|
||||
unsigned int fieldbit;
|
||||
};
|
||||
|
||||
struct clk_corediv {
|
||||
struct clk_hw hw;
|
||||
void __iomem *reg;
|
||||
struct clk_corediv_desc desc;
|
||||
spinlock_t lock;
|
||||
};
|
||||
|
||||
static struct clk_onecell_data clk_data;
|
||||
|
||||
static const struct clk_corediv_desc mvebu_corediv_desc[] __initconst = {
|
||||
{ .mask = 0x3f, .offset = 8, .fieldbit = 1 }, /* NAND clock */
|
||||
};
|
||||
|
||||
#define to_corediv_clk(p) container_of(p, struct clk_corediv, hw)
|
||||
|
||||
static int clk_corediv_is_enabled(struct clk_hw *hwclk)
|
||||
{
|
||||
struct clk_corediv *corediv = to_corediv_clk(hwclk);
|
||||
struct clk_corediv_desc *desc = &corediv->desc;
|
||||
u32 enable_mask = BIT(desc->fieldbit) << CORE_CLK_DIV_ENABLE_OFFSET;
|
||||
|
||||
return !!(readl(corediv->reg) & enable_mask);
|
||||
}
|
||||
|
||||
static int clk_corediv_enable(struct clk_hw *hwclk)
|
||||
{
|
||||
struct clk_corediv *corediv = to_corediv_clk(hwclk);
|
||||
struct clk_corediv_desc *desc = &corediv->desc;
|
||||
unsigned long flags = 0;
|
||||
u32 reg;
|
||||
|
||||
spin_lock_irqsave(&corediv->lock, flags);
|
||||
|
||||
reg = readl(corediv->reg);
|
||||
reg |= (BIT(desc->fieldbit) << CORE_CLK_DIV_ENABLE_OFFSET);
|
||||
writel(reg, corediv->reg);
|
||||
|
||||
spin_unlock_irqrestore(&corediv->lock, flags);
|
||||
|
||||
return 0;
|
||||
}
|
||||
|
||||
static void clk_corediv_disable(struct clk_hw *hwclk)
|
||||
{
|
||||
struct clk_corediv *corediv = to_corediv_clk(hwclk);
|
||||
struct clk_corediv_desc *desc = &corediv->desc;
|
||||
unsigned long flags = 0;
|
||||
u32 reg;
|
||||
|
||||
spin_lock_irqsave(&corediv->lock, flags);
|
||||
|
||||
reg = readl(corediv->reg);
|
||||
reg &= ~(BIT(desc->fieldbit) << CORE_CLK_DIV_ENABLE_OFFSET);
|
||||
writel(reg, corediv->reg);
|
||||
|
||||
spin_unlock_irqrestore(&corediv->lock, flags);
|
||||
}
|
||||
|
||||
static unsigned long clk_corediv_recalc_rate(struct clk_hw *hwclk,
|
||||
unsigned long parent_rate)
|
||||
{
|
||||
struct clk_corediv *corediv = to_corediv_clk(hwclk);
|
||||
struct clk_corediv_desc *desc = &corediv->desc;
|
||||
u32 reg, div;
|
||||
|
||||
reg = readl(corediv->reg + CORE_CLK_DIV_RATIO_OFFSET);
|
||||
div = (reg >> desc->offset) & desc->mask;
|
||||
return parent_rate / div;
|
||||
}
|
||||
|
||||
static long clk_corediv_round_rate(struct clk_hw *hwclk, unsigned long rate,
|
||||
unsigned long *parent_rate)
|
||||
{
|
||||
/* Valid ratio are 1:4, 1:5, 1:6 and 1:8 */
|
||||
u32 div;
|
||||
|
||||
div = *parent_rate / rate;
|
||||
if (div < 4)
|
||||
div = 4;
|
||||
else if (div > 6)
|
||||
div = 8;
|
||||
|
||||
return *parent_rate / div;
|
||||
}
|
||||
|
||||
static int clk_corediv_set_rate(struct clk_hw *hwclk, unsigned long rate,
|
||||
unsigned long parent_rate)
|
||||
{
|
||||
struct clk_corediv *corediv = to_corediv_clk(hwclk);
|
||||
struct clk_corediv_desc *desc = &corediv->desc;
|
||||
unsigned long flags = 0;
|
||||
u32 reg, div;
|
||||
|
||||
div = parent_rate / rate;
|
||||
|
||||
spin_lock_irqsave(&corediv->lock, flags);
|
||||
|
||||
/* Write new divider to the divider ratio register */
|
||||
reg = readl(corediv->reg + CORE_CLK_DIV_RATIO_OFFSET);
|
||||
reg &= ~(desc->mask << desc->offset);
|
||||
reg |= (div & desc->mask) << desc->offset;
|
||||
writel(reg, corediv->reg + CORE_CLK_DIV_RATIO_OFFSET);
|
||||
|
||||
/* Set reload-force for this clock */
|
||||
reg = readl(corediv->reg) | BIT(desc->fieldbit);
|
||||
writel(reg, corediv->reg);
|
||||
|
||||
/* Now trigger the clock update */
|
||||
reg = readl(corediv->reg) | CORE_CLK_DIV_RATIO_RELOAD;
|
||||
writel(reg, corediv->reg);
|
||||
|
||||
/*
|
||||
* Wait for clocks to settle down, and then clear all the
|
||||
* ratios request and the reload request.
|
||||
*/
|
||||
udelay(1000);
|
||||
reg &= ~(CORE_CLK_DIV_RATIO_MASK | CORE_CLK_DIV_RATIO_RELOAD);
|
||||
writel(reg, corediv->reg);
|
||||
udelay(1000);
|
||||
|
||||
spin_unlock_irqrestore(&corediv->lock, flags);
|
||||
|
||||
return 0;
|
||||
}
|
||||
|
||||
static const struct clk_ops corediv_ops = {
|
||||
.enable = clk_corediv_enable,
|
||||
.disable = clk_corediv_disable,
|
||||
.is_enabled = clk_corediv_is_enabled,
|
||||
.recalc_rate = clk_corediv_recalc_rate,
|
||||
.round_rate = clk_corediv_round_rate,
|
||||
.set_rate = clk_corediv_set_rate,
|
||||
};
|
||||
|
||||
static void __init mvebu_corediv_clk_init(struct device_node *node)
|
||||
{
|
||||
struct clk_init_data init;
|
||||
struct clk_corediv *corediv;
|
||||
struct clk **clks;
|
||||
void __iomem *base;
|
||||
const char *parent_name;
|
||||
const char *clk_name;
|
||||
int i;
|
||||
|
||||
base = of_iomap(node, 0);
|
||||
if (WARN_ON(!base))
|
||||
return;
|
||||
|
||||
parent_name = of_clk_get_parent_name(node, 0);
|
||||
|
||||
clk_data.clk_num = ARRAY_SIZE(mvebu_corediv_desc);
|
||||
|
||||
/* clks holds the clock array */
|
||||
clks = kcalloc(clk_data.clk_num, sizeof(struct clk *),
|
||||
GFP_KERNEL);
|
||||
if (WARN_ON(!clks))
|
||||
goto err_unmap;
|
||||
/* corediv holds the clock specific array */
|
||||
corediv = kcalloc(clk_data.clk_num, sizeof(struct clk_corediv),
|
||||
GFP_KERNEL);
|
||||
if (WARN_ON(!corediv))
|
||||
goto err_free_clks;
|
||||
|
||||
spin_lock_init(&corediv->lock);
|
||||
|
||||
for (i = 0; i < clk_data.clk_num; i++) {
|
||||
of_property_read_string_index(node, "clock-output-names",
|
||||
i, &clk_name);
|
||||
init.num_parents = 1;
|
||||
init.parent_names = &parent_name;
|
||||
init.name = clk_name;
|
||||
init.ops = &corediv_ops;
|
||||
init.flags = 0;
|
||||
|
||||
corediv[i].desc = mvebu_corediv_desc[i];
|
||||
corediv[i].reg = base;
|
||||
corediv[i].hw.init = &init;
|
||||
|
||||
clks[i] = clk_register(NULL, &corediv[i].hw);
|
||||
WARN_ON(IS_ERR(clks[i]));
|
||||
}
|
||||
|
||||
clk_data.clks = clks;
|
||||
of_clk_add_provider(node, of_clk_src_onecell_get, &clk_data);
|
||||
return;
|
||||
|
||||
err_free_clks:
|
||||
kfree(clks);
|
||||
err_unmap:
|
||||
iounmap(base);
|
||||
}
|
||||
CLK_OF_DECLARE(mvebu_corediv_clk, "marvell,armada-370-corediv-clock",
|
||||
mvebu_corediv_clk_init);
|
Loading…
Reference in New Issue
Block a user