mirror of
https://github.com/torvalds/linux.git
synced 2024-12-30 14:52:05 +00:00
OMAP4: hwmod data: Add clock domain attribute
In OMAP PRCM terminology, the clock domain is defined as a group of IPs that share some clocks and most of the time an interface clock. Every IP does belong to a clockdomain. For the moment the clock domain attribute is affected to a clock node. The issue with that approach, is that a clock might or not belong to a clock domain. Moreover during module transition, it is up to a module to handle properly the clock domain state and not to a clock node. Create a clkdm_name attribute to provide this information per hwmod. Populate this attribute for every OMAP4 hwmod entries. Future cleanup series with remove that information from the OMAP4 clock when it is relevant. Signed-off-by: Benoit Cousson <b-cousson@ti.com> Cc: Paul Walmsley <paul@pwsan.com> Cc: Rajendra Nayak <rnayak@ti.com> [paul@pwsan.com: fix the mpuss_clkdm name] Signed-off-by: Paul Walmsley <paul@pwsan.com>
This commit is contained in:
parent
c84584139a
commit
a5322c6f3a
@ -565,7 +565,7 @@ static struct clockdomain ducati_44xx_clkdm = {
|
||||
};
|
||||
|
||||
static struct clockdomain mpu_44xx_clkdm = {
|
||||
.name = "mpu_clkdm",
|
||||
.name = "mpuss_clkdm",
|
||||
.pwrdm = { .name = "mpu_pwrdm" },
|
||||
.prcm_partition = OMAP4430_CM1_PARTITION,
|
||||
.cm_inst = OMAP4430_CM1_MPU_INST,
|
||||
|
@ -123,9 +123,10 @@ static struct omap_hwmod_ocp_if *omap44xx_dmm_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_dmm_hwmod = {
|
||||
.name = "dmm",
|
||||
.class = &omap44xx_dmm_hwmod_class,
|
||||
.mpu_irqs = omap44xx_dmm_irqs,
|
||||
.clkdm_name = "l3_emif_clkdm",
|
||||
.slaves = omap44xx_dmm_slaves,
|
||||
.slaves_cnt = ARRAY_SIZE(omap44xx_dmm_slaves),
|
||||
.mpu_irqs = omap44xx_dmm_irqs,
|
||||
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
|
||||
};
|
||||
|
||||
@ -173,6 +174,7 @@ static struct omap_hwmod_ocp_if *omap44xx_emif_fw_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_emif_fw_hwmod = {
|
||||
.name = "emif_fw",
|
||||
.class = &omap44xx_emif_fw_hwmod_class,
|
||||
.clkdm_name = "l3_emif_clkdm",
|
||||
.slaves = omap44xx_emif_fw_slaves,
|
||||
.slaves_cnt = ARRAY_SIZE(omap44xx_emif_fw_slaves),
|
||||
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
|
||||
@ -212,6 +214,7 @@ static struct omap_hwmod_ocp_if *omap44xx_l3_instr_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_l3_instr_hwmod = {
|
||||
.name = "l3_instr",
|
||||
.class = &omap44xx_l3_hwmod_class,
|
||||
.clkdm_name = "l3_instr_clkdm",
|
||||
.slaves = omap44xx_l3_instr_slaves,
|
||||
.slaves_cnt = ARRAY_SIZE(omap44xx_l3_instr_slaves),
|
||||
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
|
||||
@ -304,6 +307,7 @@ static struct omap_hwmod_ocp_if *omap44xx_l3_main_1_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
|
||||
.name = "l3_main_1",
|
||||
.class = &omap44xx_l3_hwmod_class,
|
||||
.clkdm_name = "l3_1_clkdm",
|
||||
.mpu_irqs = omap44xx_l3_main_1_irqs,
|
||||
.slaves = omap44xx_l3_main_1_slaves,
|
||||
.slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_1_slaves),
|
||||
@ -400,6 +404,7 @@ static struct omap_hwmod_ocp_if *omap44xx_l3_main_2_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
|
||||
.name = "l3_main_2",
|
||||
.class = &omap44xx_l3_hwmod_class,
|
||||
.clkdm_name = "l3_2_clkdm",
|
||||
.slaves = omap44xx_l3_main_2_slaves,
|
||||
.slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_2_slaves),
|
||||
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
|
||||
@ -450,6 +455,7 @@ static struct omap_hwmod_ocp_if *omap44xx_l3_main_3_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
|
||||
.name = "l3_main_3",
|
||||
.class = &omap44xx_l3_hwmod_class,
|
||||
.clkdm_name = "l3_instr_clkdm",
|
||||
.slaves = omap44xx_l3_main_3_slaves,
|
||||
.slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_3_slaves),
|
||||
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
|
||||
@ -507,6 +513,7 @@ static struct omap_hwmod_ocp_if *omap44xx_l4_abe_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_l4_abe_hwmod = {
|
||||
.name = "l4_abe",
|
||||
.class = &omap44xx_l4_hwmod_class,
|
||||
.clkdm_name = "abe_clkdm",
|
||||
.slaves = omap44xx_l4_abe_slaves,
|
||||
.slaves_cnt = ARRAY_SIZE(omap44xx_l4_abe_slaves),
|
||||
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
|
||||
@ -529,6 +536,7 @@ static struct omap_hwmod_ocp_if *omap44xx_l4_cfg_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
|
||||
.name = "l4_cfg",
|
||||
.class = &omap44xx_l4_hwmod_class,
|
||||
.clkdm_name = "l4_cfg_clkdm",
|
||||
.slaves = omap44xx_l4_cfg_slaves,
|
||||
.slaves_cnt = ARRAY_SIZE(omap44xx_l4_cfg_slaves),
|
||||
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
|
||||
@ -551,6 +559,7 @@ static struct omap_hwmod_ocp_if *omap44xx_l4_per_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_l4_per_hwmod = {
|
||||
.name = "l4_per",
|
||||
.class = &omap44xx_l4_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.slaves = omap44xx_l4_per_slaves,
|
||||
.slaves_cnt = ARRAY_SIZE(omap44xx_l4_per_slaves),
|
||||
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
|
||||
@ -573,6 +582,7 @@ static struct omap_hwmod_ocp_if *omap44xx_l4_wkup_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
|
||||
.name = "l4_wkup",
|
||||
.class = &omap44xx_l4_hwmod_class,
|
||||
.clkdm_name = "l4_wkup_clkdm",
|
||||
.slaves = omap44xx_l4_wkup_slaves,
|
||||
.slaves_cnt = ARRAY_SIZE(omap44xx_l4_wkup_slaves),
|
||||
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
|
||||
@ -603,6 +613,7 @@ static struct omap_hwmod_ocp_if *omap44xx_mpu_private_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_mpu_private_hwmod = {
|
||||
.name = "mpu_private",
|
||||
.class = &omap44xx_mpu_bus_hwmod_class,
|
||||
.clkdm_name = "mpuss_clkdm",
|
||||
.slaves = omap44xx_mpu_private_slaves,
|
||||
.slaves_cnt = ARRAY_SIZE(omap44xx_mpu_private_slaves),
|
||||
.omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
|
||||
@ -741,6 +752,7 @@ static struct omap_hwmod_ocp_if *omap44xx_aess_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_aess_hwmod = {
|
||||
.name = "aess",
|
||||
.class = &omap44xx_aess_hwmod_class,
|
||||
.clkdm_name = "abe_clkdm",
|
||||
.mpu_irqs = omap44xx_aess_irqs,
|
||||
.sdma_reqs = omap44xx_aess_sdma_reqs,
|
||||
.main_clk = "aess_fck",
|
||||
@ -773,6 +785,7 @@ static struct omap_hwmod_opt_clk bandgap_opt_clks[] = {
|
||||
static struct omap_hwmod omap44xx_bandgap_hwmod = {
|
||||
.name = "bandgap",
|
||||
.class = &omap44xx_bandgap_hwmod_class,
|
||||
.clkdm_name = "l4_wkup_clkdm",
|
||||
.prcm = {
|
||||
.omap4 = {
|
||||
.clkctrl_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
|
||||
@ -830,6 +843,7 @@ static struct omap_hwmod_ocp_if *omap44xx_counter_32k_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_counter_32k_hwmod = {
|
||||
.name = "counter_32k",
|
||||
.class = &omap44xx_counter_hwmod_class,
|
||||
.clkdm_name = "l4_wkup_clkdm",
|
||||
.flags = HWMOD_SWSUP_SIDLE,
|
||||
.main_clk = "sys_32k_ck",
|
||||
.prcm = {
|
||||
@ -913,6 +927,7 @@ static struct omap_hwmod_ocp_if *omap44xx_dma_system_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_dma_system_hwmod = {
|
||||
.name = "dma_system",
|
||||
.class = &omap44xx_dma_hwmod_class,
|
||||
.clkdm_name = "l3_dma_clkdm",
|
||||
.mpu_irqs = omap44xx_dma_system_irqs,
|
||||
.main_clk = "l3_div_ck",
|
||||
.prcm = {
|
||||
@ -1005,6 +1020,7 @@ static struct omap_hwmod_ocp_if *omap44xx_dmic_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_dmic_hwmod = {
|
||||
.name = "dmic",
|
||||
.class = &omap44xx_dmic_hwmod_class,
|
||||
.clkdm_name = "abe_clkdm",
|
||||
.mpu_irqs = omap44xx_dmic_irqs,
|
||||
.sdma_reqs = omap44xx_dmic_sdma_reqs,
|
||||
.main_clk = "dmic_fck",
|
||||
@ -1072,6 +1088,7 @@ static struct omap_hwmod_ocp_if *omap44xx_dsp_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_dsp_c0_hwmod = {
|
||||
.name = "dsp_c0",
|
||||
.class = &omap44xx_dsp_hwmod_class,
|
||||
.clkdm_name = "tesla_clkdm",
|
||||
.flags = HWMOD_INIT_NO_RESET,
|
||||
.rst_lines = omap44xx_dsp_c0_resets,
|
||||
.rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_c0_resets),
|
||||
@ -1086,6 +1103,7 @@ static struct omap_hwmod omap44xx_dsp_c0_hwmod = {
|
||||
static struct omap_hwmod omap44xx_dsp_hwmod = {
|
||||
.name = "dsp",
|
||||
.class = &omap44xx_dsp_hwmod_class,
|
||||
.clkdm_name = "tesla_clkdm",
|
||||
.mpu_irqs = omap44xx_dsp_irqs,
|
||||
.rst_lines = omap44xx_dsp_resets,
|
||||
.rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
|
||||
@ -1177,6 +1195,7 @@ static struct omap_hwmod_opt_clk dss_opt_clks[] = {
|
||||
static struct omap_hwmod omap44xx_dss_hwmod = {
|
||||
.name = "dss_core",
|
||||
.class = &omap44xx_dss_hwmod_class,
|
||||
.clkdm_name = "l3_dss_clkdm",
|
||||
.main_clk = "dss_dss_clk",
|
||||
.prcm = {
|
||||
.omap4 = {
|
||||
@ -1278,7 +1297,7 @@ static struct omap_hwmod_opt_clk dss_dispc_opt_clks[] = {
|
||||
static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
|
||||
.name = "dss_dispc",
|
||||
.class = &omap44xx_dispc_hwmod_class,
|
||||
.flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
|
||||
.clkdm_name = "l3_dss_clkdm",
|
||||
.mpu_irqs = omap44xx_dss_dispc_irqs,
|
||||
.sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
|
||||
.main_clk = "dss_dss_clk",
|
||||
@ -1376,6 +1395,7 @@ static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
|
||||
static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
|
||||
.name = "dss_dsi1",
|
||||
.class = &omap44xx_dsi_hwmod_class,
|
||||
.clkdm_name = "l3_dss_clkdm",
|
||||
.mpu_irqs = omap44xx_dss_dsi1_irqs,
|
||||
.sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
|
||||
.main_clk = "dss_dss_clk",
|
||||
@ -1452,6 +1472,7 @@ static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
|
||||
static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
|
||||
.name = "dss_dsi2",
|
||||
.class = &omap44xx_dsi_hwmod_class,
|
||||
.clkdm_name = "l3_dss_clkdm",
|
||||
.mpu_irqs = omap44xx_dss_dsi2_irqs,
|
||||
.sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
|
||||
.main_clk = "dss_dss_clk",
|
||||
@ -1548,6 +1569,7 @@ static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
|
||||
static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
|
||||
.name = "dss_hdmi",
|
||||
.class = &omap44xx_hdmi_hwmod_class,
|
||||
.clkdm_name = "l3_dss_clkdm",
|
||||
.mpu_irqs = omap44xx_dss_hdmi_irqs,
|
||||
.sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
|
||||
.main_clk = "dss_dss_clk",
|
||||
@ -1639,6 +1661,7 @@ static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
|
||||
static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
|
||||
.name = "dss_rfbi",
|
||||
.class = &omap44xx_rfbi_hwmod_class,
|
||||
.clkdm_name = "l3_dss_clkdm",
|
||||
.sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
|
||||
.main_clk = "dss_dss_clk",
|
||||
.prcm = {
|
||||
@ -1709,6 +1732,7 @@ static struct omap_hwmod_ocp_if *omap44xx_dss_venc_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_dss_venc_hwmod = {
|
||||
.name = "dss_venc",
|
||||
.class = &omap44xx_venc_hwmod_class,
|
||||
.clkdm_name = "l3_dss_clkdm",
|
||||
.main_clk = "dss_dss_clk",
|
||||
.prcm = {
|
||||
.omap4 = {
|
||||
@ -1786,6 +1810,7 @@ static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
|
||||
static struct omap_hwmod omap44xx_gpio1_hwmod = {
|
||||
.name = "gpio1",
|
||||
.class = &omap44xx_gpio_hwmod_class,
|
||||
.clkdm_name = "l4_wkup_clkdm",
|
||||
.mpu_irqs = omap44xx_gpio1_irqs,
|
||||
.main_clk = "gpio1_ick",
|
||||
.prcm = {
|
||||
@ -1838,6 +1863,7 @@ static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
|
||||
static struct omap_hwmod omap44xx_gpio2_hwmod = {
|
||||
.name = "gpio2",
|
||||
.class = &omap44xx_gpio_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
|
||||
.mpu_irqs = omap44xx_gpio2_irqs,
|
||||
.main_clk = "gpio2_ick",
|
||||
@ -1891,6 +1917,7 @@ static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
|
||||
static struct omap_hwmod omap44xx_gpio3_hwmod = {
|
||||
.name = "gpio3",
|
||||
.class = &omap44xx_gpio_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
|
||||
.mpu_irqs = omap44xx_gpio3_irqs,
|
||||
.main_clk = "gpio3_ick",
|
||||
@ -1944,6 +1971,7 @@ static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
|
||||
static struct omap_hwmod omap44xx_gpio4_hwmod = {
|
||||
.name = "gpio4",
|
||||
.class = &omap44xx_gpio_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
|
||||
.mpu_irqs = omap44xx_gpio4_irqs,
|
||||
.main_clk = "gpio4_ick",
|
||||
@ -1997,6 +2025,7 @@ static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
|
||||
static struct omap_hwmod omap44xx_gpio5_hwmod = {
|
||||
.name = "gpio5",
|
||||
.class = &omap44xx_gpio_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
|
||||
.mpu_irqs = omap44xx_gpio5_irqs,
|
||||
.main_clk = "gpio5_ick",
|
||||
@ -2050,6 +2079,7 @@ static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
|
||||
static struct omap_hwmod omap44xx_gpio6_hwmod = {
|
||||
.name = "gpio6",
|
||||
.class = &omap44xx_gpio_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
|
||||
.mpu_irqs = omap44xx_gpio6_irqs,
|
||||
.main_clk = "gpio6_ick",
|
||||
@ -2129,6 +2159,7 @@ static struct omap_hwmod_ocp_if *omap44xx_hsi_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_hsi_hwmod = {
|
||||
.name = "hsi",
|
||||
.class = &omap44xx_hsi_hwmod_class,
|
||||
.clkdm_name = "l3_init_clkdm",
|
||||
.mpu_irqs = omap44xx_hsi_irqs,
|
||||
.main_clk = "hsi_fck",
|
||||
.prcm = {
|
||||
@ -2209,6 +2240,7 @@ static struct omap_hwmod_ocp_if *omap44xx_i2c1_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_i2c1_hwmod = {
|
||||
.name = "i2c1",
|
||||
.class = &omap44xx_i2c_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.flags = HWMOD_16BIT_REG,
|
||||
.mpu_irqs = omap44xx_i2c1_irqs,
|
||||
.sdma_reqs = omap44xx_i2c1_sdma_reqs,
|
||||
@ -2263,6 +2295,7 @@ static struct omap_hwmod_ocp_if *omap44xx_i2c2_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_i2c2_hwmod = {
|
||||
.name = "i2c2",
|
||||
.class = &omap44xx_i2c_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.flags = HWMOD_16BIT_REG,
|
||||
.mpu_irqs = omap44xx_i2c2_irqs,
|
||||
.sdma_reqs = omap44xx_i2c2_sdma_reqs,
|
||||
@ -2317,6 +2350,7 @@ static struct omap_hwmod_ocp_if *omap44xx_i2c3_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_i2c3_hwmod = {
|
||||
.name = "i2c3",
|
||||
.class = &omap44xx_i2c_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.flags = HWMOD_16BIT_REG,
|
||||
.mpu_irqs = omap44xx_i2c3_irqs,
|
||||
.sdma_reqs = omap44xx_i2c3_sdma_reqs,
|
||||
@ -2371,6 +2405,7 @@ static struct omap_hwmod_ocp_if *omap44xx_i2c4_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_i2c4_hwmod = {
|
||||
.name = "i2c4",
|
||||
.class = &omap44xx_i2c_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.flags = HWMOD_16BIT_REG,
|
||||
.mpu_irqs = omap44xx_i2c4_irqs,
|
||||
.sdma_reqs = omap44xx_i2c4_sdma_reqs,
|
||||
@ -2435,6 +2470,7 @@ static struct omap_hwmod_ocp_if *omap44xx_ipu_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_ipu_c0_hwmod = {
|
||||
.name = "ipu_c0",
|
||||
.class = &omap44xx_ipu_hwmod_class,
|
||||
.clkdm_name = "ducati_clkdm",
|
||||
.flags = HWMOD_INIT_NO_RESET,
|
||||
.rst_lines = omap44xx_ipu_c0_resets,
|
||||
.rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_c0_resets),
|
||||
@ -2450,6 +2486,7 @@ static struct omap_hwmod omap44xx_ipu_c0_hwmod = {
|
||||
static struct omap_hwmod omap44xx_ipu_c1_hwmod = {
|
||||
.name = "ipu_c1",
|
||||
.class = &omap44xx_ipu_hwmod_class,
|
||||
.clkdm_name = "ducati_clkdm",
|
||||
.flags = HWMOD_INIT_NO_RESET,
|
||||
.rst_lines = omap44xx_ipu_c1_resets,
|
||||
.rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_c1_resets),
|
||||
@ -2464,6 +2501,7 @@ static struct omap_hwmod omap44xx_ipu_c1_hwmod = {
|
||||
static struct omap_hwmod omap44xx_ipu_hwmod = {
|
||||
.name = "ipu",
|
||||
.class = &omap44xx_ipu_hwmod_class,
|
||||
.clkdm_name = "ducati_clkdm",
|
||||
.mpu_irqs = omap44xx_ipu_irqs,
|
||||
.rst_lines = omap44xx_ipu_resets,
|
||||
.rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
|
||||
@ -2551,6 +2589,7 @@ static struct omap_hwmod_opt_clk iss_opt_clks[] = {
|
||||
static struct omap_hwmod omap44xx_iss_hwmod = {
|
||||
.name = "iss",
|
||||
.class = &omap44xx_iss_hwmod_class,
|
||||
.clkdm_name = "iss_clkdm",
|
||||
.mpu_irqs = omap44xx_iss_irqs,
|
||||
.sdma_reqs = omap44xx_iss_sdma_reqs,
|
||||
.main_clk = "iss_fck",
|
||||
@ -2631,6 +2670,7 @@ static struct omap_hwmod_ocp_if *omap44xx_iva_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_iva_seq0_hwmod = {
|
||||
.name = "iva_seq0",
|
||||
.class = &omap44xx_iva_hwmod_class,
|
||||
.clkdm_name = "ivahd_clkdm",
|
||||
.flags = HWMOD_INIT_NO_RESET,
|
||||
.rst_lines = omap44xx_iva_seq0_resets,
|
||||
.rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_seq0_resets),
|
||||
@ -2646,6 +2686,7 @@ static struct omap_hwmod omap44xx_iva_seq0_hwmod = {
|
||||
static struct omap_hwmod omap44xx_iva_seq1_hwmod = {
|
||||
.name = "iva_seq1",
|
||||
.class = &omap44xx_iva_hwmod_class,
|
||||
.clkdm_name = "ivahd_clkdm",
|
||||
.flags = HWMOD_INIT_NO_RESET,
|
||||
.rst_lines = omap44xx_iva_seq1_resets,
|
||||
.rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_seq1_resets),
|
||||
@ -2660,6 +2701,7 @@ static struct omap_hwmod omap44xx_iva_seq1_hwmod = {
|
||||
static struct omap_hwmod omap44xx_iva_hwmod = {
|
||||
.name = "iva",
|
||||
.class = &omap44xx_iva_hwmod_class,
|
||||
.clkdm_name = "ivahd_clkdm",
|
||||
.mpu_irqs = omap44xx_iva_irqs,
|
||||
.rst_lines = omap44xx_iva_resets,
|
||||
.rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
|
||||
@ -2732,6 +2774,7 @@ static struct omap_hwmod_ocp_if *omap44xx_kbd_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_kbd_hwmod = {
|
||||
.name = "kbd",
|
||||
.class = &omap44xx_kbd_hwmod_class,
|
||||
.clkdm_name = "l4_wkup_clkdm",
|
||||
.mpu_irqs = omap44xx_kbd_irqs,
|
||||
.main_clk = "kbd_fck",
|
||||
.prcm = {
|
||||
@ -2797,6 +2840,7 @@ static struct omap_hwmod_ocp_if *omap44xx_mailbox_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_mailbox_hwmod = {
|
||||
.name = "mailbox",
|
||||
.class = &omap44xx_mailbox_hwmod_class,
|
||||
.clkdm_name = "l4_cfg_clkdm",
|
||||
.mpu_irqs = omap44xx_mailbox_irqs,
|
||||
.prcm = {
|
||||
.omap4 = {
|
||||
@ -2887,6 +2931,7 @@ static struct omap_hwmod_ocp_if *omap44xx_mcbsp1_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
|
||||
.name = "mcbsp1",
|
||||
.class = &omap44xx_mcbsp_hwmod_class,
|
||||
.clkdm_name = "abe_clkdm",
|
||||
.mpu_irqs = omap44xx_mcbsp1_irqs,
|
||||
.sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
|
||||
.main_clk = "mcbsp1_fck",
|
||||
@ -2960,6 +3005,7 @@ static struct omap_hwmod_ocp_if *omap44xx_mcbsp2_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
|
||||
.name = "mcbsp2",
|
||||
.class = &omap44xx_mcbsp_hwmod_class,
|
||||
.clkdm_name = "abe_clkdm",
|
||||
.mpu_irqs = omap44xx_mcbsp2_irqs,
|
||||
.sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
|
||||
.main_clk = "mcbsp2_fck",
|
||||
@ -3033,6 +3079,7 @@ static struct omap_hwmod_ocp_if *omap44xx_mcbsp3_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
|
||||
.name = "mcbsp3",
|
||||
.class = &omap44xx_mcbsp_hwmod_class,
|
||||
.clkdm_name = "abe_clkdm",
|
||||
.mpu_irqs = omap44xx_mcbsp3_irqs,
|
||||
.sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
|
||||
.main_clk = "mcbsp3_fck",
|
||||
@ -3085,6 +3132,7 @@ static struct omap_hwmod_ocp_if *omap44xx_mcbsp4_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
|
||||
.name = "mcbsp4",
|
||||
.class = &omap44xx_mcbsp_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.mpu_irqs = omap44xx_mcbsp4_irqs,
|
||||
.sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
|
||||
.main_clk = "mcbsp4_fck",
|
||||
@ -3177,6 +3225,7 @@ static struct omap_hwmod_ocp_if *omap44xx_mcpdm_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_mcpdm_hwmod = {
|
||||
.name = "mcpdm",
|
||||
.class = &omap44xx_mcpdm_hwmod_class,
|
||||
.clkdm_name = "abe_clkdm",
|
||||
.mpu_irqs = omap44xx_mcpdm_irqs,
|
||||
.sdma_reqs = omap44xx_mcpdm_sdma_reqs,
|
||||
.main_clk = "mcpdm_fck",
|
||||
@ -3262,6 +3311,7 @@ static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
|
||||
static struct omap_hwmod omap44xx_mcspi1_hwmod = {
|
||||
.name = "mcspi1",
|
||||
.class = &omap44xx_mcspi_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.mpu_irqs = omap44xx_mcspi1_irqs,
|
||||
.sdma_reqs = omap44xx_mcspi1_sdma_reqs,
|
||||
.main_clk = "mcspi1_fck",
|
||||
@ -3322,6 +3372,7 @@ static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
|
||||
static struct omap_hwmod omap44xx_mcspi2_hwmod = {
|
||||
.name = "mcspi2",
|
||||
.class = &omap44xx_mcspi_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.mpu_irqs = omap44xx_mcspi2_irqs,
|
||||
.sdma_reqs = omap44xx_mcspi2_sdma_reqs,
|
||||
.main_clk = "mcspi2_fck",
|
||||
@ -3382,6 +3433,7 @@ static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
|
||||
static struct omap_hwmod omap44xx_mcspi3_hwmod = {
|
||||
.name = "mcspi3",
|
||||
.class = &omap44xx_mcspi_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.mpu_irqs = omap44xx_mcspi3_irqs,
|
||||
.sdma_reqs = omap44xx_mcspi3_sdma_reqs,
|
||||
.main_clk = "mcspi3_fck",
|
||||
@ -3440,6 +3492,7 @@ static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
|
||||
static struct omap_hwmod omap44xx_mcspi4_hwmod = {
|
||||
.name = "mcspi4",
|
||||
.class = &omap44xx_mcspi_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.mpu_irqs = omap44xx_mcspi4_irqs,
|
||||
.sdma_reqs = omap44xx_mcspi4_sdma_reqs,
|
||||
.main_clk = "mcspi4_fck",
|
||||
@ -3524,6 +3577,7 @@ static struct omap_mmc_dev_attr mmc1_dev_attr = {
|
||||
static struct omap_hwmod omap44xx_mmc1_hwmod = {
|
||||
.name = "mmc1",
|
||||
.class = &omap44xx_mmc_hwmod_class,
|
||||
.clkdm_name = "l3_init_clkdm",
|
||||
.mpu_irqs = omap44xx_mmc1_irqs,
|
||||
.sdma_reqs = omap44xx_mmc1_sdma_reqs,
|
||||
.main_clk = "mmc1_fck",
|
||||
@ -3583,6 +3637,7 @@ static struct omap_hwmod_ocp_if *omap44xx_mmc2_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_mmc2_hwmod = {
|
||||
.name = "mmc2",
|
||||
.class = &omap44xx_mmc_hwmod_class,
|
||||
.clkdm_name = "l3_init_clkdm",
|
||||
.mpu_irqs = omap44xx_mmc2_irqs,
|
||||
.sdma_reqs = omap44xx_mmc2_sdma_reqs,
|
||||
.main_clk = "mmc2_fck",
|
||||
@ -3637,6 +3692,7 @@ static struct omap_hwmod_ocp_if *omap44xx_mmc3_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_mmc3_hwmod = {
|
||||
.name = "mmc3",
|
||||
.class = &omap44xx_mmc_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.mpu_irqs = omap44xx_mmc3_irqs,
|
||||
.sdma_reqs = omap44xx_mmc3_sdma_reqs,
|
||||
.main_clk = "mmc3_fck",
|
||||
@ -3689,6 +3745,7 @@ static struct omap_hwmod_ocp_if *omap44xx_mmc4_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_mmc4_hwmod = {
|
||||
.name = "mmc4",
|
||||
.class = &omap44xx_mmc_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.mpu_irqs = omap44xx_mmc4_irqs,
|
||||
|
||||
.sdma_reqs = omap44xx_mmc4_sdma_reqs,
|
||||
@ -3742,6 +3799,7 @@ static struct omap_hwmod_ocp_if *omap44xx_mmc5_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_mmc5_hwmod = {
|
||||
.name = "mmc5",
|
||||
.class = &omap44xx_mmc_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.mpu_irqs = omap44xx_mmc5_irqs,
|
||||
.sdma_reqs = omap44xx_mmc5_sdma_reqs,
|
||||
.main_clk = "mmc5_fck",
|
||||
@ -3782,6 +3840,7 @@ static struct omap_hwmod_ocp_if *omap44xx_mpu_masters[] = {
|
||||
static struct omap_hwmod omap44xx_mpu_hwmod = {
|
||||
.name = "mpu",
|
||||
.class = &omap44xx_mpu_hwmod_class,
|
||||
.clkdm_name = "mpuss_clkdm",
|
||||
.flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
|
||||
.mpu_irqs = omap44xx_mpu_irqs,
|
||||
.main_clk = "dpll_mpu_m2_ck",
|
||||
@ -3854,6 +3913,7 @@ static struct omap_hwmod_ocp_if *omap44xx_smartreflex_core_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
|
||||
.name = "smartreflex_core",
|
||||
.class = &omap44xx_smartreflex_hwmod_class,
|
||||
.clkdm_name = "l4_ao_clkdm",
|
||||
.mpu_irqs = omap44xx_smartreflex_core_irqs,
|
||||
|
||||
.main_clk = "smartreflex_core_fck",
|
||||
@ -3901,6 +3961,7 @@ static struct omap_hwmod_ocp_if *omap44xx_smartreflex_iva_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
|
||||
.name = "smartreflex_iva",
|
||||
.class = &omap44xx_smartreflex_hwmod_class,
|
||||
.clkdm_name = "l4_ao_clkdm",
|
||||
.mpu_irqs = omap44xx_smartreflex_iva_irqs,
|
||||
.main_clk = "smartreflex_iva_fck",
|
||||
.vdd_name = "iva",
|
||||
@ -3947,6 +4008,7 @@ static struct omap_hwmod_ocp_if *omap44xx_smartreflex_mpu_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
|
||||
.name = "smartreflex_mpu",
|
||||
.class = &omap44xx_smartreflex_hwmod_class,
|
||||
.clkdm_name = "l4_ao_clkdm",
|
||||
.mpu_irqs = omap44xx_smartreflex_mpu_irqs,
|
||||
.main_clk = "smartreflex_mpu_fck",
|
||||
.vdd_name = "mpu",
|
||||
@ -4011,6 +4073,7 @@ static struct omap_hwmod_ocp_if *omap44xx_spinlock_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_spinlock_hwmod = {
|
||||
.name = "spinlock",
|
||||
.class = &omap44xx_spinlock_hwmod_class,
|
||||
.clkdm_name = "l4_cfg_clkdm",
|
||||
.prcm = {
|
||||
.omap4 = {
|
||||
.clkctrl_reg = OMAP4430_CM_L4CFG_HW_SEM_CLKCTRL,
|
||||
@ -4092,6 +4155,7 @@ static struct omap_hwmod_ocp_if *omap44xx_timer1_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_timer1_hwmod = {
|
||||
.name = "timer1",
|
||||
.class = &omap44xx_timer_1ms_hwmod_class,
|
||||
.clkdm_name = "l4_wkup_clkdm",
|
||||
.mpu_irqs = omap44xx_timer1_irqs,
|
||||
.main_clk = "timer1_fck",
|
||||
.prcm = {
|
||||
@ -4137,6 +4201,7 @@ static struct omap_hwmod_ocp_if *omap44xx_timer2_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_timer2_hwmod = {
|
||||
.name = "timer2",
|
||||
.class = &omap44xx_timer_1ms_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.mpu_irqs = omap44xx_timer2_irqs,
|
||||
.main_clk = "timer2_fck",
|
||||
.prcm = {
|
||||
@ -4182,6 +4247,7 @@ static struct omap_hwmod_ocp_if *omap44xx_timer3_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_timer3_hwmod = {
|
||||
.name = "timer3",
|
||||
.class = &omap44xx_timer_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.mpu_irqs = omap44xx_timer3_irqs,
|
||||
.main_clk = "timer3_fck",
|
||||
.prcm = {
|
||||
@ -4227,6 +4293,7 @@ static struct omap_hwmod_ocp_if *omap44xx_timer4_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_timer4_hwmod = {
|
||||
.name = "timer4",
|
||||
.class = &omap44xx_timer_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.mpu_irqs = omap44xx_timer4_irqs,
|
||||
.main_clk = "timer4_fck",
|
||||
.prcm = {
|
||||
@ -4291,6 +4358,7 @@ static struct omap_hwmod_ocp_if *omap44xx_timer5_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_timer5_hwmod = {
|
||||
.name = "timer5",
|
||||
.class = &omap44xx_timer_hwmod_class,
|
||||
.clkdm_name = "abe_clkdm",
|
||||
.mpu_irqs = omap44xx_timer5_irqs,
|
||||
.main_clk = "timer5_fck",
|
||||
.prcm = {
|
||||
@ -4355,6 +4423,7 @@ static struct omap_hwmod_ocp_if *omap44xx_timer6_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_timer6_hwmod = {
|
||||
.name = "timer6",
|
||||
.class = &omap44xx_timer_hwmod_class,
|
||||
.clkdm_name = "abe_clkdm",
|
||||
.mpu_irqs = omap44xx_timer6_irqs,
|
||||
|
||||
.main_clk = "timer6_fck",
|
||||
@ -4420,6 +4489,7 @@ static struct omap_hwmod_ocp_if *omap44xx_timer7_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_timer7_hwmod = {
|
||||
.name = "timer7",
|
||||
.class = &omap44xx_timer_hwmod_class,
|
||||
.clkdm_name = "abe_clkdm",
|
||||
.mpu_irqs = omap44xx_timer7_irqs,
|
||||
.main_clk = "timer7_fck",
|
||||
.prcm = {
|
||||
@ -4484,6 +4554,7 @@ static struct omap_hwmod_ocp_if *omap44xx_timer8_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_timer8_hwmod = {
|
||||
.name = "timer8",
|
||||
.class = &omap44xx_timer_hwmod_class,
|
||||
.clkdm_name = "abe_clkdm",
|
||||
.mpu_irqs = omap44xx_timer8_irqs,
|
||||
.main_clk = "timer8_fck",
|
||||
.prcm = {
|
||||
@ -4529,6 +4600,7 @@ static struct omap_hwmod_ocp_if *omap44xx_timer9_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_timer9_hwmod = {
|
||||
.name = "timer9",
|
||||
.class = &omap44xx_timer_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.mpu_irqs = omap44xx_timer9_irqs,
|
||||
.main_clk = "timer9_fck",
|
||||
.prcm = {
|
||||
@ -4574,6 +4646,7 @@ static struct omap_hwmod_ocp_if *omap44xx_timer10_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_timer10_hwmod = {
|
||||
.name = "timer10",
|
||||
.class = &omap44xx_timer_1ms_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.mpu_irqs = omap44xx_timer10_irqs,
|
||||
.main_clk = "timer10_fck",
|
||||
.prcm = {
|
||||
@ -4619,6 +4692,7 @@ static struct omap_hwmod_ocp_if *omap44xx_timer11_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_timer11_hwmod = {
|
||||
.name = "timer11",
|
||||
.class = &omap44xx_timer_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.mpu_irqs = omap44xx_timer11_irqs,
|
||||
.main_clk = "timer11_fck",
|
||||
.prcm = {
|
||||
@ -4692,6 +4766,7 @@ static struct omap_hwmod_ocp_if *omap44xx_uart1_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_uart1_hwmod = {
|
||||
.name = "uart1",
|
||||
.class = &omap44xx_uart_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.mpu_irqs = omap44xx_uart1_irqs,
|
||||
.sdma_reqs = omap44xx_uart1_sdma_reqs,
|
||||
.main_clk = "uart1_fck",
|
||||
@ -4744,6 +4819,7 @@ static struct omap_hwmod_ocp_if *omap44xx_uart2_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_uart2_hwmod = {
|
||||
.name = "uart2",
|
||||
.class = &omap44xx_uart_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.mpu_irqs = omap44xx_uart2_irqs,
|
||||
.sdma_reqs = omap44xx_uart2_sdma_reqs,
|
||||
.main_clk = "uart2_fck",
|
||||
@ -4796,6 +4872,7 @@ static struct omap_hwmod_ocp_if *omap44xx_uart3_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_uart3_hwmod = {
|
||||
.name = "uart3",
|
||||
.class = &omap44xx_uart_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
|
||||
.mpu_irqs = omap44xx_uart3_irqs,
|
||||
.sdma_reqs = omap44xx_uart3_sdma_reqs,
|
||||
@ -4849,6 +4926,7 @@ static struct omap_hwmod_ocp_if *omap44xx_uart4_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_uart4_hwmod = {
|
||||
.name = "uart4",
|
||||
.class = &omap44xx_uart_hwmod_class,
|
||||
.clkdm_name = "l4_per_clkdm",
|
||||
.mpu_irqs = omap44xx_uart4_irqs,
|
||||
.sdma_reqs = omap44xx_uart4_sdma_reqs,
|
||||
.main_clk = "uart4_fck",
|
||||
@ -4927,6 +5005,7 @@ static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
|
||||
static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
|
||||
.name = "usb_otg_hs",
|
||||
.class = &omap44xx_usb_otg_hs_hwmod_class,
|
||||
.clkdm_name = "l3_init_clkdm",
|
||||
.flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
|
||||
.mpu_irqs = omap44xx_usb_otg_hs_irqs,
|
||||
.main_clk = "usb_otg_hs_ick",
|
||||
@ -5000,6 +5079,7 @@ static struct omap_hwmod_ocp_if *omap44xx_wd_timer2_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
|
||||
.name = "wd_timer2",
|
||||
.class = &omap44xx_wd_timer_hwmod_class,
|
||||
.clkdm_name = "l4_wkup_clkdm",
|
||||
.mpu_irqs = omap44xx_wd_timer2_irqs,
|
||||
.main_clk = "wd_timer2_fck",
|
||||
.prcm = {
|
||||
@ -5064,6 +5144,7 @@ static struct omap_hwmod_ocp_if *omap44xx_wd_timer3_slaves[] = {
|
||||
static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
|
||||
.name = "wd_timer3",
|
||||
.class = &omap44xx_wd_timer_hwmod_class,
|
||||
.clkdm_name = "abe_clkdm",
|
||||
.mpu_irqs = omap44xx_wd_timer3_irqs,
|
||||
.main_clk = "wd_timer3_fck",
|
||||
.prcm = {
|
||||
|
@ -515,6 +515,7 @@ struct omap_hwmod {
|
||||
const char *main_clk;
|
||||
struct clk *_clk;
|
||||
struct omap_hwmod_opt_clk *opt_clks;
|
||||
char *clkdm_name;
|
||||
char *vdd_name;
|
||||
struct voltagedomain *voltdm;
|
||||
struct omap_hwmod_ocp_if **masters; /* connect to *_IA */
|
||||
|
Loading…
Reference in New Issue
Block a user