2005-09-07 16:20:27 +00:00
|
|
|
/*
|
|
|
|
* OMAP Dual-Mode Timers
|
|
|
|
*
|
2020-08-12 01:34:19 +00:00
|
|
|
* Copyright (C) 2010 Texas Instruments Incorporated - https://www.ti.com/
|
2011-02-23 07:14:04 +00:00
|
|
|
* Tarun Kanti DebBarma <tarun.kanti@ti.com>
|
|
|
|
* Thara Gopinath <thara@ti.com>
|
|
|
|
*
|
|
|
|
* Platform device conversion and hwmod support.
|
|
|
|
*
|
2005-09-07 16:20:27 +00:00
|
|
|
* Copyright (C) 2005 Nokia Corporation
|
|
|
|
* Author: Lauri Leukkunen <lauri.leukkunen@nokia.com>
|
2006-06-26 23:16:12 +00:00
|
|
|
* PWM and clock framwork support by Timo Teras.
|
2005-09-07 16:20:27 +00:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License as published by the
|
|
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
|
|
* option) any later version.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
|
|
|
|
* WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
|
|
|
|
* MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
|
|
|
|
* NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
|
|
|
|
* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
|
|
|
* ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
|
|
|
|
* THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along
|
|
|
|
* with this program; if not, write to the Free Software Foundation, Inc.,
|
|
|
|
* 675 Mass Ave, Cambridge, MA 02139, USA.
|
|
|
|
*/
|
|
|
|
|
2011-03-29 22:54:48 +00:00
|
|
|
#include <linux/delay.h>
|
2011-07-10 00:00:25 +00:00
|
|
|
#include <linux/io.h>
|
2011-09-20 11:30:17 +00:00
|
|
|
#include <linux/platform_device.h>
|
2011-03-29 22:54:48 +00:00
|
|
|
|
2018-02-15 06:01:45 +00:00
|
|
|
#ifndef __CLOCKSOURCE_DMTIMER_H
|
|
|
|
#define __CLOCKSOURCE_DMTIMER_H
|
2005-09-07 16:20:27 +00:00
|
|
|
|
2006-06-26 23:16:12 +00:00
|
|
|
/* clock sources */
|
|
|
|
#define OMAP_TIMER_SRC_SYS_CLK 0x00
|
|
|
|
#define OMAP_TIMER_SRC_32_KHZ 0x01
|
|
|
|
#define OMAP_TIMER_SRC_EXT_CLK 0x02
|
2005-09-07 16:20:27 +00:00
|
|
|
|
2006-06-26 23:16:12 +00:00
|
|
|
/* timer interrupt enable bits */
|
|
|
|
#define OMAP_TIMER_INT_CAPTURE (1 << 2)
|
|
|
|
#define OMAP_TIMER_INT_OVERFLOW (1 << 1)
|
|
|
|
#define OMAP_TIMER_INT_MATCH (1 << 0)
|
2005-09-07 16:20:27 +00:00
|
|
|
|
2006-06-26 23:16:12 +00:00
|
|
|
/* trigger types */
|
|
|
|
#define OMAP_TIMER_TRIGGER_NONE 0x00
|
|
|
|
#define OMAP_TIMER_TRIGGER_OVERFLOW 0x01
|
|
|
|
#define OMAP_TIMER_TRIGGER_OVERFLOW_AND_COMPARE 0x02
|
2005-09-07 16:20:27 +00:00
|
|
|
|
2012-09-27 16:49:45 +00:00
|
|
|
/* posted mode types */
|
|
|
|
#define OMAP_TIMER_NONPOSTED 0x00
|
|
|
|
#define OMAP_TIMER_POSTED 0x01
|
|
|
|
|
2011-09-20 11:30:18 +00:00
|
|
|
/* timer capabilities used in hwmod database */
|
|
|
|
#define OMAP_TIMER_SECURE 0x80000000
|
|
|
|
#define OMAP_TIMER_ALWON 0x40000000
|
|
|
|
#define OMAP_TIMER_HAS_PWM 0x20000000
|
2012-06-05 17:34:57 +00:00
|
|
|
#define OMAP_TIMER_NEEDS_RESET 0x10000000
|
2012-09-23 23:28:27 +00:00
|
|
|
#define OMAP_TIMER_HAS_DSP_IRQ 0x08000000
|
2011-09-20 11:30:18 +00:00
|
|
|
|
ARM: OMAP3+: Implement timer workaround for errata i103 and i767
Errata Titles:
i103: Delay needed to read some GP timer, WD timer and sync timer
registers after wakeup (OMAP3/4)
i767: Delay needed to read some GP timer registers after wakeup (OMAP5)
Description (i103/i767):
If a General Purpose Timer (GPTimer) is in posted mode
(TSICR [2].POSTED=1), due to internal resynchronizations, values read in
TCRR, TCAR1 and TCAR2 registers right after the timer interface clock
(L4) goes from stopped to active may not return the expected values. The
most common event leading to this situation occurs upon wake up from
idle.
GPTimer non-posted synchronization mode is not impacted by this
limitation.
Workarounds:
1). Disable posted mode
2). Use static dependency between timer clock domain and MPUSS clock
domain
3). Use no-idle mode when the timer is active
Workarounds #2 and #3 are not pratical from a power standpoint and so
workaround #1 has been implemented. Disabling posted mode adds some CPU
overhead for configuring and reading the timers as the CPU has to wait
for accesses to be re-synchronised within the timer. However, disabling
posted mode guarantees correct operation.
Please note that it is safe to use posted mode for timers if the counter
(TCRR) and capture (TCARx) registers will never be read. An example of
this is the clock-event system timer. This is used by the kernel to
schedule events however, the timers counter is never read and capture
registers are not used. Given that the kernel configures this timer
often yet never reads the counter register it is safe to enable posted
mode in this case. Hence, for the timer used for kernel clock-events,
posted mode is enabled by overriding the errata for devices that are
impacted by this defect.
For drivers using the timers that do not read the counter or capture
registers and wish to use posted mode, can override the errata and
enable posted mode by making the following function calls.
__omap_dm_timer_override_errata(timer, OMAP_TIMER_ERRATA_I103_I767);
__omap_dm_timer_enable_posted(timer);
Both dmtimers and watchdogs are impacted by this defect this patch only
implements the workaround for the dmtimer. Currently the watchdog driver
does not read the counter register and so no workaround is necessary.
Posted mode will be disabled for all OMAP2+ devices (including AM33xx)
using a GP timer as a clock-source timer to guarantee correct operation.
This is not necessary for OMAP24xx devices but the default clock-source
timer for OMAP24xx devices is the 32k-sync timer and not the GP timer
and so should not have any impact. This should be re-visited for future
devices if this errata is fixed.
Confirmed with Vaibhav Hiremath that this bug also impacts AM33xx
devices.
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
2012-09-27 17:47:43 +00:00
|
|
|
/*
|
|
|
|
* timer errata flags
|
|
|
|
*
|
|
|
|
* Errata i103/i767 impacts all OMAP3/4/5 devices including AM33xx. This
|
|
|
|
* errata prevents us from using posted mode on these devices, unless the
|
|
|
|
* timer counter register is never read. For more details please refer to
|
|
|
|
* the OMAP3/4/5 errata documents.
|
|
|
|
*/
|
|
|
|
#define OMAP_TIMER_ERRATA_I103_I767 0x80000000
|
|
|
|
|
2011-09-20 11:30:24 +00:00
|
|
|
struct timer_regs {
|
2021-04-15 08:55:06 +00:00
|
|
|
u32 ocp_cfg;
|
2011-09-20 11:30:24 +00:00
|
|
|
u32 tidr;
|
|
|
|
u32 tier;
|
|
|
|
u32 twer;
|
|
|
|
u32 tclr;
|
|
|
|
u32 tcrr;
|
|
|
|
u32 tldr;
|
|
|
|
u32 ttrg;
|
|
|
|
u32 twps;
|
|
|
|
u32 tmar;
|
|
|
|
u32 tcar1;
|
|
|
|
u32 tsicr;
|
|
|
|
u32 tcar2;
|
|
|
|
u32 tpir;
|
|
|
|
u32 tnir;
|
|
|
|
u32 tcvr;
|
|
|
|
u32 tocr;
|
|
|
|
u32 towr;
|
|
|
|
};
|
|
|
|
|
2012-09-28 22:40:22 +00:00
|
|
|
struct omap_dm_timer {
|
|
|
|
int id;
|
|
|
|
int irq;
|
|
|
|
struct clk *fclk;
|
|
|
|
|
|
|
|
void __iomem *io_base;
|
|
|
|
void __iomem *irq_stat; /* TISR/IRQSTATUS interrupt status */
|
|
|
|
void __iomem *irq_ena; /* irq enable */
|
|
|
|
void __iomem *irq_dis; /* irq disable, only on v2 ip */
|
|
|
|
void __iomem *pend; /* write pending */
|
|
|
|
void __iomem *func_base; /* function register base */
|
|
|
|
|
2020-03-05 08:27:11 +00:00
|
|
|
atomic_t enabled;
|
2012-09-28 22:40:22 +00:00
|
|
|
unsigned long rate;
|
|
|
|
unsigned reserved:1;
|
|
|
|
unsigned posted:1;
|
|
|
|
struct timer_regs context;
|
|
|
|
int revision;
|
|
|
|
u32 capability;
|
|
|
|
u32 errata;
|
|
|
|
struct platform_device *pdev;
|
|
|
|
struct list_head node;
|
2020-03-16 11:14:53 +00:00
|
|
|
struct notifier_block nb;
|
2012-09-28 22:40:22 +00:00
|
|
|
};
|
|
|
|
|
2012-06-05 17:34:51 +00:00
|
|
|
int omap_dm_timer_reserve_systimer(int id);
|
2012-09-06 20:28:00 +00:00
|
|
|
struct omap_dm_timer *omap_dm_timer_request_by_cap(u32 cap);
|
2005-09-07 16:20:27 +00:00
|
|
|
|
2006-06-26 23:16:12 +00:00
|
|
|
int omap_dm_timer_get_irq(struct omap_dm_timer *timer);
|
|
|
|
|
|
|
|
u32 omap_dm_timer_modify_idlect_mask(u32 inputmask);
|
2018-02-15 06:01:43 +00:00
|
|
|
|
2011-09-20 11:30:26 +00:00
|
|
|
int omap_dm_timer_trigger(struct omap_dm_timer *timer);
|
2005-09-07 16:20:27 +00:00
|
|
|
|
|
|
|
int omap_dm_timers_active(void);
|
|
|
|
|
2011-03-29 22:54:48 +00:00
|
|
|
/*
|
|
|
|
* Do not use the defines below, they are not needed. They should be only
|
|
|
|
* used by dmtimer.c and sys_timer related code.
|
|
|
|
*/
|
|
|
|
|
2011-09-16 22:44:20 +00:00
|
|
|
/*
|
|
|
|
* The interrupt registers are different between v1 and v2 ip.
|
|
|
|
* These registers are offsets from timer->iobase.
|
|
|
|
*/
|
|
|
|
#define OMAP_TIMER_ID_OFFSET 0x00
|
|
|
|
#define OMAP_TIMER_OCP_CFG_OFFSET 0x10
|
|
|
|
|
|
|
|
#define OMAP_TIMER_V1_SYS_STAT_OFFSET 0x14
|
|
|
|
#define OMAP_TIMER_V1_STAT_OFFSET 0x18
|
|
|
|
#define OMAP_TIMER_V1_INT_EN_OFFSET 0x1c
|
|
|
|
|
|
|
|
#define OMAP_TIMER_V2_IRQSTATUS_RAW 0x24
|
|
|
|
#define OMAP_TIMER_V2_IRQSTATUS 0x28
|
|
|
|
#define OMAP_TIMER_V2_IRQENABLE_SET 0x2c
|
|
|
|
#define OMAP_TIMER_V2_IRQENABLE_CLR 0x30
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The functional registers have a different base on v1 and v2 ip.
|
|
|
|
* These registers are offsets from timer->func_base. The func_base
|
|
|
|
* is samae as io_base for v1 and io_base + 0x14 for v2 ip.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
#define OMAP_TIMER_V2_FUNC_OFFSET 0x14
|
|
|
|
|
2011-03-29 22:54:48 +00:00
|
|
|
#define _OMAP_TIMER_WAKEUP_EN_OFFSET 0x20
|
|
|
|
#define _OMAP_TIMER_CTRL_OFFSET 0x24
|
|
|
|
#define OMAP_TIMER_CTRL_GPOCFG (1 << 14)
|
|
|
|
#define OMAP_TIMER_CTRL_CAPTMODE (1 << 13)
|
|
|
|
#define OMAP_TIMER_CTRL_PT (1 << 12)
|
|
|
|
#define OMAP_TIMER_CTRL_TCM_LOWTOHIGH (0x1 << 8)
|
|
|
|
#define OMAP_TIMER_CTRL_TCM_HIGHTOLOW (0x2 << 8)
|
|
|
|
#define OMAP_TIMER_CTRL_TCM_BOTHEDGES (0x3 << 8)
|
|
|
|
#define OMAP_TIMER_CTRL_SCPWM (1 << 7)
|
|
|
|
#define OMAP_TIMER_CTRL_CE (1 << 6) /* compare enable */
|
|
|
|
#define OMAP_TIMER_CTRL_PRE (1 << 5) /* prescaler enable */
|
|
|
|
#define OMAP_TIMER_CTRL_PTV_SHIFT 2 /* prescaler value shift */
|
|
|
|
#define OMAP_TIMER_CTRL_POSTED (1 << 2)
|
|
|
|
#define OMAP_TIMER_CTRL_AR (1 << 1) /* auto-reload enable */
|
|
|
|
#define OMAP_TIMER_CTRL_ST (1 << 0) /* start timer */
|
|
|
|
#define _OMAP_TIMER_COUNTER_OFFSET 0x28
|
|
|
|
#define _OMAP_TIMER_LOAD_OFFSET 0x2c
|
|
|
|
#define _OMAP_TIMER_TRIGGER_OFFSET 0x30
|
|
|
|
#define _OMAP_TIMER_WRITE_PEND_OFFSET 0x34
|
|
|
|
#define WP_NONE 0 /* no write pending bit */
|
|
|
|
#define WP_TCLR (1 << 0)
|
|
|
|
#define WP_TCRR (1 << 1)
|
|
|
|
#define WP_TLDR (1 << 2)
|
|
|
|
#define WP_TTGR (1 << 3)
|
|
|
|
#define WP_TMAR (1 << 4)
|
|
|
|
#define WP_TPIR (1 << 5)
|
|
|
|
#define WP_TNIR (1 << 6)
|
|
|
|
#define WP_TCVR (1 << 7)
|
|
|
|
#define WP_TOCR (1 << 8)
|
|
|
|
#define WP_TOWR (1 << 9)
|
|
|
|
#define _OMAP_TIMER_MATCH_OFFSET 0x38
|
|
|
|
#define _OMAP_TIMER_CAPTURE_OFFSET 0x3c
|
|
|
|
#define _OMAP_TIMER_IF_CTRL_OFFSET 0x40
|
|
|
|
#define _OMAP_TIMER_CAPTURE2_OFFSET 0x44 /* TCAR2, 34xx only */
|
|
|
|
#define _OMAP_TIMER_TICK_POS_OFFSET 0x48 /* TPIR, 34xx only */
|
|
|
|
#define _OMAP_TIMER_TICK_NEG_OFFSET 0x4c /* TNIR, 34xx only */
|
|
|
|
#define _OMAP_TIMER_TICK_COUNT_OFFSET 0x50 /* TCVR, 34xx only */
|
|
|
|
#define _OMAP_TIMER_TICK_INT_MASK_SET_OFFSET 0x54 /* TOCR, 34xx only */
|
|
|
|
#define _OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET 0x58 /* TOWR, 34xx only */
|
|
|
|
|
|
|
|
/* register offsets with the write pending bit encoded */
|
|
|
|
#define WPSHIFT 16
|
|
|
|
|
|
|
|
#define OMAP_TIMER_WAKEUP_EN_REG (_OMAP_TIMER_WAKEUP_EN_OFFSET \
|
|
|
|
| (WP_NONE << WPSHIFT))
|
|
|
|
|
|
|
|
#define OMAP_TIMER_CTRL_REG (_OMAP_TIMER_CTRL_OFFSET \
|
|
|
|
| (WP_TCLR << WPSHIFT))
|
|
|
|
|
|
|
|
#define OMAP_TIMER_COUNTER_REG (_OMAP_TIMER_COUNTER_OFFSET \
|
|
|
|
| (WP_TCRR << WPSHIFT))
|
|
|
|
|
|
|
|
#define OMAP_TIMER_LOAD_REG (_OMAP_TIMER_LOAD_OFFSET \
|
|
|
|
| (WP_TLDR << WPSHIFT))
|
|
|
|
|
|
|
|
#define OMAP_TIMER_TRIGGER_REG (_OMAP_TIMER_TRIGGER_OFFSET \
|
|
|
|
| (WP_TTGR << WPSHIFT))
|
|
|
|
|
|
|
|
#define OMAP_TIMER_WRITE_PEND_REG (_OMAP_TIMER_WRITE_PEND_OFFSET \
|
|
|
|
| (WP_NONE << WPSHIFT))
|
|
|
|
|
|
|
|
#define OMAP_TIMER_MATCH_REG (_OMAP_TIMER_MATCH_OFFSET \
|
|
|
|
| (WP_TMAR << WPSHIFT))
|
|
|
|
|
|
|
|
#define OMAP_TIMER_CAPTURE_REG (_OMAP_TIMER_CAPTURE_OFFSET \
|
|
|
|
| (WP_NONE << WPSHIFT))
|
|
|
|
|
|
|
|
#define OMAP_TIMER_IF_CTRL_REG (_OMAP_TIMER_IF_CTRL_OFFSET \
|
|
|
|
| (WP_NONE << WPSHIFT))
|
|
|
|
|
|
|
|
#define OMAP_TIMER_CAPTURE2_REG (_OMAP_TIMER_CAPTURE2_OFFSET \
|
|
|
|
| (WP_NONE << WPSHIFT))
|
|
|
|
|
|
|
|
#define OMAP_TIMER_TICK_POS_REG (_OMAP_TIMER_TICK_POS_OFFSET \
|
|
|
|
| (WP_TPIR << WPSHIFT))
|
|
|
|
|
|
|
|
#define OMAP_TIMER_TICK_NEG_REG (_OMAP_TIMER_TICK_NEG_OFFSET \
|
|
|
|
| (WP_TNIR << WPSHIFT))
|
|
|
|
|
|
|
|
#define OMAP_TIMER_TICK_COUNT_REG (_OMAP_TIMER_TICK_COUNT_OFFSET \
|
|
|
|
| (WP_TCVR << WPSHIFT))
|
|
|
|
|
|
|
|
#define OMAP_TIMER_TICK_INT_MASK_SET_REG \
|
|
|
|
(_OMAP_TIMER_TICK_INT_MASK_SET_OFFSET | (WP_TOCR << WPSHIFT))
|
|
|
|
|
|
|
|
#define OMAP_TIMER_TICK_INT_MASK_COUNT_REG \
|
|
|
|
(_OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET | (WP_TOWR << WPSHIFT))
|
|
|
|
|
2018-02-15 06:01:43 +00:00
|
|
|
/*
|
|
|
|
* The below are inlined to optimize code size for system timers. Other code
|
2020-03-12 04:22:06 +00:00
|
|
|
* should not need these at all.
|
2018-02-15 06:01:43 +00:00
|
|
|
*/
|
|
|
|
#if defined(CONFIG_ARCH_OMAP1) || defined(CONFIG_ARCH_OMAP2PLUS)
|
2011-09-16 22:44:20 +00:00
|
|
|
static inline u32 __omap_dm_timer_read(struct omap_dm_timer *timer, u32 reg,
|
2011-03-29 22:54:48 +00:00
|
|
|
int posted)
|
|
|
|
{
|
|
|
|
if (posted)
|
2014-04-15 17:37:47 +00:00
|
|
|
while (readl_relaxed(timer->pend) & (reg >> WPSHIFT))
|
2011-03-29 22:54:48 +00:00
|
|
|
cpu_relax();
|
|
|
|
|
2014-04-15 17:37:47 +00:00
|
|
|
return readl_relaxed(timer->func_base + (reg & 0xff));
|
2011-03-29 22:54:48 +00:00
|
|
|
}
|
|
|
|
|
2011-09-16 22:44:20 +00:00
|
|
|
static inline void __omap_dm_timer_write(struct omap_dm_timer *timer,
|
|
|
|
u32 reg, u32 val, int posted)
|
2011-03-29 22:54:48 +00:00
|
|
|
{
|
|
|
|
if (posted)
|
2014-04-15 17:37:47 +00:00
|
|
|
while (readl_relaxed(timer->pend) & (reg >> WPSHIFT))
|
2011-03-29 22:54:48 +00:00
|
|
|
cpu_relax();
|
|
|
|
|
2014-04-15 17:37:47 +00:00
|
|
|
writel_relaxed(val, timer->func_base + (reg & 0xff));
|
2011-09-16 22:44:20 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void __omap_dm_timer_init_regs(struct omap_dm_timer *timer)
|
|
|
|
{
|
|
|
|
u32 tidr;
|
|
|
|
|
|
|
|
/* Assume v1 ip if bits [31:16] are zero */
|
2014-04-15 17:37:47 +00:00
|
|
|
tidr = readl_relaxed(timer->io_base);
|
2011-09-16 22:44:20 +00:00
|
|
|
if (!(tidr >> 16)) {
|
2011-09-20 11:30:24 +00:00
|
|
|
timer->revision = 1;
|
2011-09-16 22:44:20 +00:00
|
|
|
timer->irq_stat = timer->io_base + OMAP_TIMER_V1_STAT_OFFSET;
|
|
|
|
timer->irq_ena = timer->io_base + OMAP_TIMER_V1_INT_EN_OFFSET;
|
2012-07-13 19:03:18 +00:00
|
|
|
timer->irq_dis = timer->io_base + OMAP_TIMER_V1_INT_EN_OFFSET;
|
2011-09-16 22:44:20 +00:00
|
|
|
timer->pend = timer->io_base + _OMAP_TIMER_WRITE_PEND_OFFSET;
|
|
|
|
timer->func_base = timer->io_base;
|
|
|
|
} else {
|
2011-09-20 11:30:24 +00:00
|
|
|
timer->revision = 2;
|
2011-09-16 22:44:20 +00:00
|
|
|
timer->irq_stat = timer->io_base + OMAP_TIMER_V2_IRQSTATUS;
|
|
|
|
timer->irq_ena = timer->io_base + OMAP_TIMER_V2_IRQENABLE_SET;
|
|
|
|
timer->irq_dis = timer->io_base + OMAP_TIMER_V2_IRQENABLE_CLR;
|
|
|
|
timer->pend = timer->io_base +
|
|
|
|
_OMAP_TIMER_WRITE_PEND_OFFSET +
|
|
|
|
OMAP_TIMER_V2_FUNC_OFFSET;
|
|
|
|
timer->func_base = timer->io_base + OMAP_TIMER_V2_FUNC_OFFSET;
|
|
|
|
}
|
2011-03-29 22:54:48 +00:00
|
|
|
}
|
|
|
|
|
ARM: OMAP3+: Implement timer workaround for errata i103 and i767
Errata Titles:
i103: Delay needed to read some GP timer, WD timer and sync timer
registers after wakeup (OMAP3/4)
i767: Delay needed to read some GP timer registers after wakeup (OMAP5)
Description (i103/i767):
If a General Purpose Timer (GPTimer) is in posted mode
(TSICR [2].POSTED=1), due to internal resynchronizations, values read in
TCRR, TCAR1 and TCAR2 registers right after the timer interface clock
(L4) goes from stopped to active may not return the expected values. The
most common event leading to this situation occurs upon wake up from
idle.
GPTimer non-posted synchronization mode is not impacted by this
limitation.
Workarounds:
1). Disable posted mode
2). Use static dependency between timer clock domain and MPUSS clock
domain
3). Use no-idle mode when the timer is active
Workarounds #2 and #3 are not pratical from a power standpoint and so
workaround #1 has been implemented. Disabling posted mode adds some CPU
overhead for configuring and reading the timers as the CPU has to wait
for accesses to be re-synchronised within the timer. However, disabling
posted mode guarantees correct operation.
Please note that it is safe to use posted mode for timers if the counter
(TCRR) and capture (TCARx) registers will never be read. An example of
this is the clock-event system timer. This is used by the kernel to
schedule events however, the timers counter is never read and capture
registers are not used. Given that the kernel configures this timer
often yet never reads the counter register it is safe to enable posted
mode in this case. Hence, for the timer used for kernel clock-events,
posted mode is enabled by overriding the errata for devices that are
impacted by this defect.
For drivers using the timers that do not read the counter or capture
registers and wish to use posted mode, can override the errata and
enable posted mode by making the following function calls.
__omap_dm_timer_override_errata(timer, OMAP_TIMER_ERRATA_I103_I767);
__omap_dm_timer_enable_posted(timer);
Both dmtimers and watchdogs are impacted by this defect this patch only
implements the workaround for the dmtimer. Currently the watchdog driver
does not read the counter register and so no workaround is necessary.
Posted mode will be disabled for all OMAP2+ devices (including AM33xx)
using a GP timer as a clock-source timer to guarantee correct operation.
This is not necessary for OMAP24xx devices but the default clock-source
timer for OMAP24xx devices is the 32k-sync timer and not the GP timer
and so should not have any impact. This should be re-visited for future
devices if this errata is fixed.
Confirmed with Vaibhav Hiremath that this bug also impacts AM33xx
devices.
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
2012-09-27 17:47:43 +00:00
|
|
|
/*
|
|
|
|
* __omap_dm_timer_enable_posted - enables write posted mode
|
|
|
|
* @timer: pointer to timer instance handle
|
|
|
|
*
|
|
|
|
* Enables the write posted mode for the timer. When posted mode is enabled
|
|
|
|
* writes to certain timer registers are immediately acknowledged by the
|
|
|
|
* internal bus and hence prevents stalling the CPU waiting for the write to
|
|
|
|
* complete. Enabling this feature can improve performance for writing to the
|
|
|
|
* timer registers.
|
|
|
|
*/
|
|
|
|
static inline void __omap_dm_timer_enable_posted(struct omap_dm_timer *timer)
|
|
|
|
{
|
|
|
|
if (timer->posted)
|
|
|
|
return;
|
|
|
|
|
2013-11-26 23:03:36 +00:00
|
|
|
if (timer->errata & OMAP_TIMER_ERRATA_I103_I767) {
|
|
|
|
timer->posted = OMAP_TIMER_NONPOSTED;
|
|
|
|
__omap_dm_timer_write(timer, OMAP_TIMER_IF_CTRL_REG, 0, 0);
|
ARM: OMAP3+: Implement timer workaround for errata i103 and i767
Errata Titles:
i103: Delay needed to read some GP timer, WD timer and sync timer
registers after wakeup (OMAP3/4)
i767: Delay needed to read some GP timer registers after wakeup (OMAP5)
Description (i103/i767):
If a General Purpose Timer (GPTimer) is in posted mode
(TSICR [2].POSTED=1), due to internal resynchronizations, values read in
TCRR, TCAR1 and TCAR2 registers right after the timer interface clock
(L4) goes from stopped to active may not return the expected values. The
most common event leading to this situation occurs upon wake up from
idle.
GPTimer non-posted synchronization mode is not impacted by this
limitation.
Workarounds:
1). Disable posted mode
2). Use static dependency between timer clock domain and MPUSS clock
domain
3). Use no-idle mode when the timer is active
Workarounds #2 and #3 are not pratical from a power standpoint and so
workaround #1 has been implemented. Disabling posted mode adds some CPU
overhead for configuring and reading the timers as the CPU has to wait
for accesses to be re-synchronised within the timer. However, disabling
posted mode guarantees correct operation.
Please note that it is safe to use posted mode for timers if the counter
(TCRR) and capture (TCARx) registers will never be read. An example of
this is the clock-event system timer. This is used by the kernel to
schedule events however, the timers counter is never read and capture
registers are not used. Given that the kernel configures this timer
often yet never reads the counter register it is safe to enable posted
mode in this case. Hence, for the timer used for kernel clock-events,
posted mode is enabled by overriding the errata for devices that are
impacted by this defect.
For drivers using the timers that do not read the counter or capture
registers and wish to use posted mode, can override the errata and
enable posted mode by making the following function calls.
__omap_dm_timer_override_errata(timer, OMAP_TIMER_ERRATA_I103_I767);
__omap_dm_timer_enable_posted(timer);
Both dmtimers and watchdogs are impacted by this defect this patch only
implements the workaround for the dmtimer. Currently the watchdog driver
does not read the counter register and so no workaround is necessary.
Posted mode will be disabled for all OMAP2+ devices (including AM33xx)
using a GP timer as a clock-source timer to guarantee correct operation.
This is not necessary for OMAP24xx devices but the default clock-source
timer for OMAP24xx devices is the 32k-sync timer and not the GP timer
and so should not have any impact. This should be re-visited for future
devices if this errata is fixed.
Confirmed with Vaibhav Hiremath that this bug also impacts AM33xx
devices.
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
2012-09-27 17:47:43 +00:00
|
|
|
return;
|
2013-11-26 23:03:36 +00:00
|
|
|
}
|
2011-03-29 22:54:48 +00:00
|
|
|
|
2011-09-16 22:44:20 +00:00
|
|
|
__omap_dm_timer_write(timer, OMAP_TIMER_IF_CTRL_REG,
|
ARM: OMAP3+: Implement timer workaround for errata i103 and i767
Errata Titles:
i103: Delay needed to read some GP timer, WD timer and sync timer
registers after wakeup (OMAP3/4)
i767: Delay needed to read some GP timer registers after wakeup (OMAP5)
Description (i103/i767):
If a General Purpose Timer (GPTimer) is in posted mode
(TSICR [2].POSTED=1), due to internal resynchronizations, values read in
TCRR, TCAR1 and TCAR2 registers right after the timer interface clock
(L4) goes from stopped to active may not return the expected values. The
most common event leading to this situation occurs upon wake up from
idle.
GPTimer non-posted synchronization mode is not impacted by this
limitation.
Workarounds:
1). Disable posted mode
2). Use static dependency between timer clock domain and MPUSS clock
domain
3). Use no-idle mode when the timer is active
Workarounds #2 and #3 are not pratical from a power standpoint and so
workaround #1 has been implemented. Disabling posted mode adds some CPU
overhead for configuring and reading the timers as the CPU has to wait
for accesses to be re-synchronised within the timer. However, disabling
posted mode guarantees correct operation.
Please note that it is safe to use posted mode for timers if the counter
(TCRR) and capture (TCARx) registers will never be read. An example of
this is the clock-event system timer. This is used by the kernel to
schedule events however, the timers counter is never read and capture
registers are not used. Given that the kernel configures this timer
often yet never reads the counter register it is safe to enable posted
mode in this case. Hence, for the timer used for kernel clock-events,
posted mode is enabled by overriding the errata for devices that are
impacted by this defect.
For drivers using the timers that do not read the counter or capture
registers and wish to use posted mode, can override the errata and
enable posted mode by making the following function calls.
__omap_dm_timer_override_errata(timer, OMAP_TIMER_ERRATA_I103_I767);
__omap_dm_timer_enable_posted(timer);
Both dmtimers and watchdogs are impacted by this defect this patch only
implements the workaround for the dmtimer. Currently the watchdog driver
does not read the counter register and so no workaround is necessary.
Posted mode will be disabled for all OMAP2+ devices (including AM33xx)
using a GP timer as a clock-source timer to guarantee correct operation.
This is not necessary for OMAP24xx devices but the default clock-source
timer for OMAP24xx devices is the 32k-sync timer and not the GP timer
and so should not have any impact. This should be re-visited for future
devices if this errata is fixed.
Confirmed with Vaibhav Hiremath that this bug also impacts AM33xx
devices.
Signed-off-by: Jon Hunter <jon-hunter@ti.com>
Acked-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
2012-09-27 17:47:43 +00:00
|
|
|
OMAP_TIMER_CTRL_POSTED, 0);
|
|
|
|
timer->context.tsicr = OMAP_TIMER_CTRL_POSTED;
|
|
|
|
timer->posted = OMAP_TIMER_POSTED;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* __omap_dm_timer_override_errata - override errata flags for a timer
|
|
|
|
* @timer: pointer to timer handle
|
|
|
|
* @errata: errata flags to be ignored
|
|
|
|
*
|
|
|
|
* For a given timer, override a timer errata by clearing the flags
|
|
|
|
* specified by the errata argument. A specific erratum should only be
|
|
|
|
* overridden for a timer if the timer is used in such a way the erratum
|
|
|
|
* has no impact.
|
|
|
|
*/
|
|
|
|
static inline void __omap_dm_timer_override_errata(struct omap_dm_timer *timer,
|
|
|
|
u32 errata)
|
|
|
|
{
|
|
|
|
timer->errata &= ~errata;
|
2011-03-29 22:54:48 +00:00
|
|
|
}
|
|
|
|
|
2011-09-16 22:44:20 +00:00
|
|
|
static inline void __omap_dm_timer_stop(struct omap_dm_timer *timer,
|
|
|
|
int posted, unsigned long rate)
|
2011-03-29 22:54:48 +00:00
|
|
|
{
|
|
|
|
u32 l;
|
|
|
|
|
2011-09-16 22:44:20 +00:00
|
|
|
l = __omap_dm_timer_read(timer, OMAP_TIMER_CTRL_REG, posted);
|
2011-03-29 22:54:48 +00:00
|
|
|
if (l & OMAP_TIMER_CTRL_ST) {
|
|
|
|
l &= ~0x1;
|
2011-09-16 22:44:20 +00:00
|
|
|
__omap_dm_timer_write(timer, OMAP_TIMER_CTRL_REG, l, posted);
|
2011-03-29 22:54:48 +00:00
|
|
|
#ifdef CONFIG_ARCH_OMAP2PLUS
|
|
|
|
/* Readback to make sure write has completed */
|
2011-09-16 22:44:20 +00:00
|
|
|
__omap_dm_timer_read(timer, OMAP_TIMER_CTRL_REG, posted);
|
2011-03-29 22:54:48 +00:00
|
|
|
/*
|
|
|
|
* Wait for functional clock period x 3.5 to make sure that
|
|
|
|
* timer is stopped
|
|
|
|
*/
|
|
|
|
udelay(3500000 / rate + 1);
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Ack possibly pending interrupt */
|
2014-04-15 17:37:47 +00:00
|
|
|
writel_relaxed(OMAP_TIMER_INT_OVERFLOW, timer->irq_stat);
|
2011-03-29 22:54:48 +00:00
|
|
|
}
|
|
|
|
|
2011-09-16 22:44:20 +00:00
|
|
|
static inline void __omap_dm_timer_load_start(struct omap_dm_timer *timer,
|
|
|
|
u32 ctrl, unsigned int load,
|
|
|
|
int posted)
|
2011-03-29 22:54:48 +00:00
|
|
|
{
|
2011-09-16 22:44:20 +00:00
|
|
|
__omap_dm_timer_write(timer, OMAP_TIMER_COUNTER_REG, load, posted);
|
|
|
|
__omap_dm_timer_write(timer, OMAP_TIMER_CTRL_REG, ctrl, posted);
|
2011-03-29 22:54:48 +00:00
|
|
|
}
|
|
|
|
|
2011-09-16 22:44:20 +00:00
|
|
|
static inline void __omap_dm_timer_int_enable(struct omap_dm_timer *timer,
|
2011-03-29 22:54:48 +00:00
|
|
|
unsigned int value)
|
|
|
|
{
|
2014-04-15 17:37:47 +00:00
|
|
|
writel_relaxed(value, timer->irq_ena);
|
2011-09-16 22:44:20 +00:00
|
|
|
__omap_dm_timer_write(timer, OMAP_TIMER_WAKEUP_EN_REG, value, 0);
|
2011-03-29 22:54:48 +00:00
|
|
|
}
|
|
|
|
|
2011-09-16 22:44:20 +00:00
|
|
|
static inline unsigned int
|
|
|
|
__omap_dm_timer_read_counter(struct omap_dm_timer *timer, int posted)
|
2011-03-29 22:54:48 +00:00
|
|
|
{
|
2011-09-16 22:44:20 +00:00
|
|
|
return __omap_dm_timer_read(timer, OMAP_TIMER_COUNTER_REG, posted);
|
2011-03-29 22:54:48 +00:00
|
|
|
}
|
|
|
|
|
2011-09-16 22:44:20 +00:00
|
|
|
static inline void __omap_dm_timer_write_status(struct omap_dm_timer *timer,
|
2011-03-29 22:54:48 +00:00
|
|
|
unsigned int value)
|
|
|
|
{
|
2014-04-15 17:37:47 +00:00
|
|
|
writel_relaxed(value, timer->irq_stat);
|
2011-03-29 22:54:48 +00:00
|
|
|
}
|
2018-02-15 06:01:43 +00:00
|
|
|
#endif /* CONFIG_ARCH_OMAP1 || CONFIG_ARCH_OMAP2PLUS */
|
2018-02-15 06:01:45 +00:00
|
|
|
#endif /* __CLOCKSOURCE_DMTIMER_H */
|