2011-08-09 15:15:17 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Carveout for multimedia usecases
|
|
|
|
* It should be the last 48MB of the first 512MB memory part
|
|
|
|
* In theory, it should not even exist. That zone should be reserved
|
|
|
|
* dynamically during the .reserve callback.
|
|
|
|
*/
|
|
|
|
/memreserve/ 0x9d000000 0x03000000;
|
|
|
|
|
|
|
|
/include/ "skeleton.dtsi"
|
|
|
|
|
|
|
|
/ {
|
|
|
|
compatible = "ti,omap4430", "ti,omap4";
|
|
|
|
interrupt-parent = <&gic>;
|
|
|
|
|
|
|
|
aliases {
|
2011-12-14 11:55:46 +00:00
|
|
|
serial0 = &uart1;
|
|
|
|
serial1 = &uart2;
|
|
|
|
serial2 = &uart3;
|
|
|
|
serial3 = &uart4;
|
2011-08-09 15:15:17 +00:00
|
|
|
};
|
|
|
|
|
2011-08-16 09:49:08 +00:00
|
|
|
cpus {
|
|
|
|
cpu@0 {
|
|
|
|
compatible = "arm,cortex-a9";
|
|
|
|
};
|
|
|
|
cpu@1 {
|
|
|
|
compatible = "arm,cortex-a9";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2011-08-09 15:15:17 +00:00
|
|
|
/*
|
|
|
|
* The soc node represents the soc top level view. It is uses for IPs
|
|
|
|
* that are not memory mapped in the MPU view or for the MPU itself.
|
|
|
|
*/
|
|
|
|
soc {
|
|
|
|
compatible = "ti,omap-infra";
|
2011-08-16 09:49:08 +00:00
|
|
|
mpu {
|
|
|
|
compatible = "ti,omap4-mpu";
|
|
|
|
ti,hwmods = "mpu";
|
|
|
|
};
|
|
|
|
|
|
|
|
dsp {
|
|
|
|
compatible = "ti,omap3-c64";
|
|
|
|
ti,hwmods = "dsp";
|
|
|
|
};
|
|
|
|
|
|
|
|
iva {
|
|
|
|
compatible = "ti,ivahd";
|
|
|
|
ti,hwmods = "iva";
|
|
|
|
};
|
2011-08-09 15:15:17 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* XXX: Use a flat representation of the OMAP4 interconnect.
|
|
|
|
* The real OMAP interconnect network is quite complex.
|
|
|
|
*
|
|
|
|
* MPU -+-- MPU_PRIVATE - GIC, L2
|
|
|
|
* |
|
|
|
|
* +----------------+----------+
|
|
|
|
* | | |
|
|
|
|
* + +- EMIF - DDR |
|
|
|
|
* | | |
|
|
|
|
* | + +--------+
|
|
|
|
* | | |
|
|
|
|
* | +- L4_ABE - AESS, MCBSP, TIMERs...
|
|
|
|
* | |
|
|
|
|
* +- L3_MAIN --+- L4_CORE - IPs...
|
|
|
|
* |
|
|
|
|
* +- L4_PER - IPs...
|
|
|
|
* |
|
|
|
|
* +- L4_CFG -+- L4_WKUP - IPs...
|
|
|
|
* | |
|
|
|
|
* | +- IPs...
|
|
|
|
* +- IPU ----+
|
|
|
|
* | |
|
|
|
|
* +- DSP ----+
|
|
|
|
* | |
|
|
|
|
* +- DSS ----+
|
|
|
|
*
|
|
|
|
* Since that will not bring real advantage to represent that in DT for
|
|
|
|
* the moment, just use a fake OCP bus entry to represent the whole bus
|
|
|
|
* hierarchy.
|
|
|
|
*/
|
|
|
|
ocp {
|
2011-08-12 11:48:47 +00:00
|
|
|
compatible = "ti,omap4-l3-noc", "simple-bus";
|
2011-08-09 15:15:17 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
2011-08-12 11:48:47 +00:00
|
|
|
ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
|
2011-08-09 15:15:17 +00:00
|
|
|
|
|
|
|
gic: interrupt-controller@48241000 {
|
|
|
|
compatible = "arm,cortex-a9-gic";
|
|
|
|
interrupt-controller;
|
2011-11-25 11:11:52 +00:00
|
|
|
#interrupt-cells = <3>;
|
2011-08-09 15:15:17 +00:00
|
|
|
reg = <0x48241000 0x1000>,
|
|
|
|
<0x48240100 0x0100>;
|
|
|
|
};
|
2011-08-16 09:51:54 +00:00
|
|
|
|
|
|
|
gpio1: gpio@4a310000 {
|
|
|
|
compatible = "ti,omap4-gpio";
|
|
|
|
ti,hwmods = "gpio1";
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio2: gpio@48055000 {
|
|
|
|
compatible = "ti,omap4-gpio";
|
|
|
|
ti,hwmods = "gpio2";
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio3: gpio@48057000 {
|
|
|
|
compatible = "ti,omap4-gpio";
|
|
|
|
ti,hwmods = "gpio3";
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio4: gpio@48059000 {
|
|
|
|
compatible = "ti,omap4-gpio";
|
|
|
|
ti,hwmods = "gpio4";
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio5: gpio@4805b000 {
|
|
|
|
compatible = "ti,omap4-gpio";
|
|
|
|
ti,hwmods = "gpio5";
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
gpio6: gpio@4805d000 {
|
|
|
|
compatible = "ti,omap4-gpio";
|
|
|
|
ti,hwmods = "gpio6";
|
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
};
|
2011-12-14 11:55:46 +00:00
|
|
|
|
2012-02-16 10:55:27 +00:00
|
|
|
uart1: serial@4806a000 {
|
2011-12-14 11:55:46 +00:00
|
|
|
compatible = "ti,omap4-uart";
|
|
|
|
ti,hwmods = "uart1";
|
|
|
|
clock-frequency = <48000000>;
|
|
|
|
};
|
|
|
|
|
2012-02-16 10:55:27 +00:00
|
|
|
uart2: serial@4806c000 {
|
2011-12-14 11:55:46 +00:00
|
|
|
compatible = "ti,omap4-uart";
|
|
|
|
ti,hwmods = "uart2";
|
|
|
|
clock-frequency = <48000000>;
|
|
|
|
};
|
|
|
|
|
2012-02-16 10:55:27 +00:00
|
|
|
uart3: serial@48020000 {
|
2011-12-14 11:55:46 +00:00
|
|
|
compatible = "ti,omap4-uart";
|
|
|
|
ti,hwmods = "uart3";
|
|
|
|
clock-frequency = <48000000>;
|
|
|
|
};
|
|
|
|
|
2012-02-16 10:55:27 +00:00
|
|
|
uart4: serial@4806e000 {
|
2011-12-14 11:55:46 +00:00
|
|
|
compatible = "ti,omap4-uart";
|
|
|
|
ti,hwmods = "uart4";
|
|
|
|
clock-frequency = <48000000>;
|
|
|
|
};
|
2011-08-17 13:30:03 +00:00
|
|
|
|
|
|
|
i2c1: i2c@48070000 {
|
|
|
|
compatible = "ti,omap4-i2c";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
ti,hwmods = "i2c1";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c2: i2c@48072000 {
|
|
|
|
compatible = "ti,omap4-i2c";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
ti,hwmods = "i2c2";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c3: i2c@48060000 {
|
|
|
|
compatible = "ti,omap4-i2c";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
ti,hwmods = "i2c3";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c4: i2c@48350000 {
|
|
|
|
compatible = "ti,omap4-i2c";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
ti,hwmods = "i2c4";
|
|
|
|
};
|
2012-01-20 13:15:58 +00:00
|
|
|
|
|
|
|
mcspi1: spi@48098000 {
|
|
|
|
compatible = "ti,omap4-mcspi";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
ti,hwmods = "mcspi1";
|
|
|
|
ti,spi-num-cs = <4>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mcspi2: spi@4809a000 {
|
|
|
|
compatible = "ti,omap4-mcspi";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
ti,hwmods = "mcspi2";
|
|
|
|
ti,spi-num-cs = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mcspi3: spi@480b8000 {
|
|
|
|
compatible = "ti,omap4-mcspi";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
ti,hwmods = "mcspi3";
|
|
|
|
ti,spi-num-cs = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
mcspi4: spi@480ba000 {
|
|
|
|
compatible = "ti,omap4-mcspi";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
ti,hwmods = "mcspi4";
|
|
|
|
ti,spi-num-cs = <1>;
|
|
|
|
};
|
2011-08-09 15:15:17 +00:00
|
|
|
};
|
|
|
|
};
|