2008-10-23 05:26:29 +00:00
|
|
|
#ifndef _ASM_X86_MCE_H
|
|
|
|
#define _ASM_X86_MCE_H
|
2007-10-17 16:04:40 +00:00
|
|
|
|
2009-01-30 17:17:27 +00:00
|
|
|
#include <linux/types.h>
|
2007-10-17 16:04:40 +00:00
|
|
|
#include <asm/ioctls.h>
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Machine Check support for x86
|
|
|
|
*/
|
|
|
|
|
2011-06-08 01:56:56 +00:00
|
|
|
/* MCG_CAP register defines */
|
2009-04-08 10:31:24 +00:00
|
|
|
#define MCG_BANKCNT_MASK 0xff /* Number of Banks */
|
2009-06-21 06:27:16 +00:00
|
|
|
#define MCG_CTL_P (1ULL<<8) /* MCG_CTL register available */
|
2009-04-08 10:31:24 +00:00
|
|
|
#define MCG_EXT_P (1ULL<<9) /* Extended registers available */
|
|
|
|
#define MCG_CMCI_P (1ULL<<10) /* CMCI supported */
|
|
|
|
#define MCG_EXT_CNT_MASK 0xff0000 /* Number of Extended registers */
|
|
|
|
#define MCG_EXT_CNT_SHIFT 16
|
|
|
|
#define MCG_EXT_CNT(c) (((c) & MCG_EXT_CNT_MASK) >> MCG_EXT_CNT_SHIFT)
|
2009-05-27 19:56:57 +00:00
|
|
|
#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
|
2007-10-17 16:04:40 +00:00
|
|
|
|
2011-06-08 01:56:56 +00:00
|
|
|
/* MCG_STATUS register defines */
|
2009-04-08 10:31:25 +00:00
|
|
|
#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
|
|
|
|
#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
|
|
|
|
#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
|
2007-10-17 16:04:40 +00:00
|
|
|
|
2011-06-08 01:56:56 +00:00
|
|
|
/* MCi_STATUS register defines */
|
2009-04-08 10:31:25 +00:00
|
|
|
#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
|
|
|
|
#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
|
|
|
|
#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
|
|
|
|
#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
|
|
|
|
#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
|
|
|
|
#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
|
|
|
|
#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
|
2009-05-27 19:56:57 +00:00
|
|
|
#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
|
|
|
|
#define MCI_STATUS_AR (1ULL<<55) /* Action required */
|
|
|
|
|
2011-06-08 01:56:56 +00:00
|
|
|
/* MCi_MISC register defines */
|
|
|
|
#define MCI_MISC_ADDR_LSB(m) ((m) & 0x3f)
|
|
|
|
#define MCI_MISC_ADDR_MODE(m) (((m) >> 6) & 7)
|
|
|
|
#define MCI_MISC_ADDR_SEGOFF 0 /* segment offset */
|
|
|
|
#define MCI_MISC_ADDR_LINEAR 1 /* linear address */
|
|
|
|
#define MCI_MISC_ADDR_PHYS 2 /* physical address */
|
|
|
|
#define MCI_MISC_ADDR_MEM 3 /* memory address */
|
|
|
|
#define MCI_MISC_ADDR_GENERIC 7 /* generic */
|
2007-10-17 16:04:40 +00:00
|
|
|
|
2010-06-08 06:09:08 +00:00
|
|
|
/* CTL2 register defines */
|
|
|
|
#define MCI_CTL2_CMCI_EN (1ULL << 30)
|
2010-06-08 06:09:10 +00:00
|
|
|
#define MCI_CTL2_CMCI_THRESHOLD_MASK 0x7fffULL
|
2010-06-08 06:09:08 +00:00
|
|
|
|
2009-07-31 01:41:40 +00:00
|
|
|
#define MCJ_CTX_MASK 3
|
|
|
|
#define MCJ_CTX(flags) ((flags) & MCJ_CTX_MASK)
|
|
|
|
#define MCJ_CTX_RANDOM 0 /* inject context: random */
|
2011-12-07 17:21:37 +00:00
|
|
|
#define MCJ_CTX_PROCESS 0x1 /* inject context: process */
|
|
|
|
#define MCJ_CTX_IRQ 0x2 /* inject context: IRQ */
|
|
|
|
#define MCJ_NMI_BROADCAST 0x4 /* do NMI broadcasting */
|
|
|
|
#define MCJ_EXCEPTION 0x8 /* raise as exception */
|
|
|
|
#define MCJ_IRQ_BRAODCAST 0x10 /* do IRQ broadcasting */
|
2009-07-31 01:41:40 +00:00
|
|
|
|
2007-10-17 16:04:40 +00:00
|
|
|
/* Fields are zero when not available */
|
|
|
|
struct mce {
|
|
|
|
__u64 status;
|
|
|
|
__u64 misc;
|
|
|
|
__u64 addr;
|
|
|
|
__u64 mcgstatus;
|
2008-01-30 12:30:56 +00:00
|
|
|
__u64 ip;
|
2007-10-17 16:04:40 +00:00
|
|
|
__u64 tsc; /* cpu time stamp counter */
|
2009-05-27 19:56:56 +00:00
|
|
|
__u64 time; /* wall time_t when error was detected */
|
|
|
|
__u8 cpuvendor; /* cpu vendor as encoded in system.h */
|
2009-07-31 01:41:40 +00:00
|
|
|
__u8 inject_flags; /* software inject flags */
|
|
|
|
__u16 pad;
|
2009-05-27 19:56:56 +00:00
|
|
|
__u32 cpuid; /* CPUID 1 EAX */
|
2007-10-17 16:04:40 +00:00
|
|
|
__u8 cs; /* code segment */
|
|
|
|
__u8 bank; /* machine check bank */
|
2009-05-27 19:56:56 +00:00
|
|
|
__u8 cpu; /* cpu number; obsolete; use extcpu now */
|
2007-10-17 16:04:40 +00:00
|
|
|
__u8 finished; /* entry is valid */
|
2009-05-27 19:56:56 +00:00
|
|
|
__u32 extcpu; /* linux cpu number that detected the error */
|
2009-05-27 19:56:56 +00:00
|
|
|
__u32 socketid; /* CPU socket ID */
|
|
|
|
__u32 apicid; /* CPU initial apic ID */
|
|
|
|
__u64 mcgcap; /* MCGCAP MSR: machine check capabilities of CPU */
|
2007-10-17 16:04:40 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* This structure contains all data related to the MCE log. Also
|
|
|
|
* carries a signature to make it easier to find from external
|
|
|
|
* debugging tools. Each entry is only valid when its finished flag
|
|
|
|
* is set.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define MCE_LOG_LEN 32
|
|
|
|
|
|
|
|
struct mce_log {
|
|
|
|
char signature[12]; /* "MACHINECHECK" */
|
|
|
|
unsigned len; /* = MCE_LOG_LEN */
|
|
|
|
unsigned next;
|
|
|
|
unsigned flags;
|
2009-05-27 19:56:55 +00:00
|
|
|
unsigned recordlen; /* length of struct mce */
|
2007-10-17 16:04:40 +00:00
|
|
|
struct mce entry[MCE_LOG_LEN];
|
|
|
|
};
|
|
|
|
|
|
|
|
#define MCE_OVERFLOW 0 /* bit 0 in flags means overflow */
|
|
|
|
|
|
|
|
#define MCE_LOG_SIGNATURE "MACHINECHECK"
|
|
|
|
|
|
|
|
#define MCE_GET_RECORD_LEN _IOR('M', 1, int)
|
|
|
|
#define MCE_GET_LOG_LEN _IOR('M', 2, int)
|
|
|
|
#define MCE_GETCLEAR_FLAGS _IOR('M', 3, int)
|
|
|
|
|
|
|
|
/* Software defined banks */
|
|
|
|
#define MCE_EXTENDED_BANK 128
|
|
|
|
#define MCE_THERMAL_BANK MCE_EXTENDED_BANK + 0
|
|
|
|
|
|
|
|
#define K8_MCE_THRESHOLD_BASE (MCE_EXTENDED_BANK + 1) /* MCE_AMD */
|
|
|
|
#define K8_MCE_THRESHOLD_BANK_0 (MCE_THRESHOLD_BASE + 0 * 9)
|
|
|
|
#define K8_MCE_THRESHOLD_BANK_1 (MCE_THRESHOLD_BASE + 1 * 9)
|
|
|
|
#define K8_MCE_THRESHOLD_BANK_2 (MCE_THRESHOLD_BASE + 2 * 9)
|
|
|
|
#define K8_MCE_THRESHOLD_BANK_3 (MCE_THRESHOLD_BASE + 3 * 9)
|
|
|
|
#define K8_MCE_THRESHOLD_BANK_4 (MCE_THRESHOLD_BASE + 4 * 9)
|
|
|
|
#define K8_MCE_THRESHOLD_BANK_5 (MCE_THRESHOLD_BASE + 5 * 9)
|
|
|
|
#define K8_MCE_THRESHOLD_DRAM_ECC (MCE_THRESHOLD_BANK_4 + 0)
|
|
|
|
|
2009-10-07 11:20:38 +00:00
|
|
|
|
2007-10-17 16:04:40 +00:00
|
|
|
#ifdef __KERNEL__
|
|
|
|
|
2011-12-04 14:12:09 +00:00
|
|
|
extern void mce_register_decode_chain(struct notifier_block *nb);
|
|
|
|
extern void mce_unregister_decode_chain(struct notifier_block *nb);
|
2010-01-04 16:17:21 +00:00
|
|
|
|
2009-06-15 08:22:15 +00:00
|
|
|
#include <linux/percpu.h>
|
|
|
|
#include <linux/init.h>
|
2011-07-26 23:09:06 +00:00
|
|
|
#include <linux/atomic.h>
|
2009-06-15 08:22:15 +00:00
|
|
|
|
2007-10-17 16:04:40 +00:00
|
|
|
extern int mce_disabled;
|
2009-06-15 08:22:49 +00:00
|
|
|
extern int mce_p5_enabled;
|
2007-10-17 16:04:40 +00:00
|
|
|
|
2009-06-15 08:27:47 +00:00
|
|
|
#ifdef CONFIG_X86_MCE
|
2009-11-10 01:38:24 +00:00
|
|
|
int mcheck_init(void);
|
2009-10-16 10:31:32 +00:00
|
|
|
void mcheck_cpu_init(struct cpuinfo_x86 *c);
|
2009-06-15 08:27:47 +00:00
|
|
|
#else
|
2009-11-10 01:38:24 +00:00
|
|
|
static inline int mcheck_init(void) { return 0; }
|
2009-10-16 10:31:32 +00:00
|
|
|
static inline void mcheck_cpu_init(struct cpuinfo_x86 *c) {}
|
2009-06-15 08:27:47 +00:00
|
|
|
#endif
|
|
|
|
|
2009-06-15 08:22:15 +00:00
|
|
|
#ifdef CONFIG_X86_ANCIENT_MCE
|
|
|
|
void intel_p5_mcheck_init(struct cpuinfo_x86 *c);
|
|
|
|
void winchip_mcheck_init(struct cpuinfo_x86 *c);
|
2009-06-15 08:22:49 +00:00
|
|
|
static inline void enable_p5_mce(void) { mce_p5_enabled = 1; }
|
2009-06-15 08:22:15 +00:00
|
|
|
#else
|
|
|
|
static inline void intel_p5_mcheck_init(struct cpuinfo_x86 *c) {}
|
|
|
|
static inline void winchip_mcheck_init(struct cpuinfo_x86 *c) {}
|
2009-06-15 08:22:49 +00:00
|
|
|
static inline void enable_p5_mce(void) {}
|
2009-06-15 08:22:15 +00:00
|
|
|
#endif
|
|
|
|
|
2009-02-12 12:43:22 +00:00
|
|
|
void mce_setup(struct mce *m);
|
2007-10-17 16:04:40 +00:00
|
|
|
void mce_log(struct mce *m);
|
2012-01-16 22:40:28 +00:00
|
|
|
extern struct device *mce_device[CONFIG_NR_CPUS];
|
2007-10-17 16:04:40 +00:00
|
|
|
|
2009-02-12 12:49:30 +00:00
|
|
|
/*
|
2009-07-08 22:31:45 +00:00
|
|
|
* Maximum banks number.
|
|
|
|
* This is the limit of the current register layout on
|
|
|
|
* Intel CPUs.
|
2009-02-12 12:49:30 +00:00
|
|
|
*/
|
2009-07-08 22:31:45 +00:00
|
|
|
#define MAX_NR_BANKS 32
|
2009-02-12 12:49:30 +00:00
|
|
|
|
2007-10-17 16:04:40 +00:00
|
|
|
#ifdef CONFIG_X86_MCE_INTEL
|
2009-06-11 07:06:07 +00:00
|
|
|
extern int mce_cmci_disabled;
|
|
|
|
extern int mce_ignore_ce;
|
2007-10-17 16:04:40 +00:00
|
|
|
void mce_intel_feature_init(struct cpuinfo_x86 *c);
|
2009-02-12 12:49:36 +00:00
|
|
|
void cmci_clear(void);
|
|
|
|
void cmci_reenable(void);
|
|
|
|
void cmci_rediscover(int dying);
|
|
|
|
void cmci_recheck(void);
|
2007-10-17 16:04:40 +00:00
|
|
|
#else
|
|
|
|
static inline void mce_intel_feature_init(struct cpuinfo_x86 *c) { }
|
2009-02-12 12:49:36 +00:00
|
|
|
static inline void cmci_clear(void) {}
|
|
|
|
static inline void cmci_reenable(void) {}
|
|
|
|
static inline void cmci_rediscover(int dying) {}
|
|
|
|
static inline void cmci_recheck(void) {}
|
2007-10-17 16:04:40 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_X86_MCE_AMD
|
|
|
|
void mce_amd_feature_init(struct cpuinfo_x86 *c);
|
|
|
|
#else
|
|
|
|
static inline void mce_amd_feature_init(struct cpuinfo_x86 *c) { }
|
|
|
|
#endif
|
|
|
|
|
2009-05-28 17:05:33 +00:00
|
|
|
int mce_available(struct cpuinfo_x86 *c);
|
2009-02-12 12:49:36 +00:00
|
|
|
|
2009-05-27 19:56:52 +00:00
|
|
|
DECLARE_PER_CPU(unsigned, mce_exception_count);
|
2009-05-27 19:56:57 +00:00
|
|
|
DECLARE_PER_CPU(unsigned, mce_poll_count);
|
2009-05-27 19:56:52 +00:00
|
|
|
|
2007-10-17 16:04:40 +00:00
|
|
|
extern atomic_t mce_entry;
|
|
|
|
|
2009-02-12 12:49:34 +00:00
|
|
|
typedef DECLARE_BITMAP(mce_banks_t, MAX_NR_BANKS);
|
|
|
|
DECLARE_PER_CPU(mce_banks_t, mce_poll_banks);
|
|
|
|
|
2009-02-12 12:43:23 +00:00
|
|
|
enum mcp_flags {
|
|
|
|
MCP_TIMESTAMP = (1 << 0), /* log time stamp */
|
|
|
|
MCP_UC = (1 << 1), /* log uncorrected errors */
|
2009-04-07 15:06:55 +00:00
|
|
|
MCP_DONTLOG = (1 << 2), /* only clear, don't log */
|
2009-02-12 12:43:23 +00:00
|
|
|
};
|
2009-05-28 17:05:33 +00:00
|
|
|
void machine_check_poll(enum mcp_flags flags, mce_banks_t *b);
|
2009-02-12 12:43:23 +00:00
|
|
|
|
2009-05-27 19:56:58 +00:00
|
|
|
int mce_notify_irq(void);
|
x86, mce: support action-optional machine checks
Newer Intel CPUs support a new class of machine checks called recoverable
action optional.
Action Optional means that the CPU detected some form of corruption in
the background and tells the OS about using a machine check
exception. The OS can then take appropiate action, like killing the
process with the corrupted data or logging the event properly to disk.
This is done by the new generic high level memory failure handler added
in a earlier patch. The high level handler takes the address with the
failed memory and does the appropiate action, like killing the process.
In this version of the patch the high level handler is stubbed out
with a weak function to not create a direct dependency on the hwpoison
branch.
The high level handler cannot be directly called from the machine check
exception though, because it has to run in a defined process context to
be able to sleep when taking VM locks (it is not expected to sleep for a
long time, just do so in some exceptional cases like lock contention)
Thus the MCE handler has to queue a work item for process context,
trigger process context and then call the high level handler from there.
This patch adds two path to process context: through a per thread kernel
exit notify_user() callback or through a high priority work item.
The first runs when the process exits back to user space, the other when
it goes to sleep and there is no higher priority process.
The machine check handler will schedule both, and whoever runs first
will grab the event. This is done because quick reaction to this
event is critical to avoid a potential more fatal machine check
when the corruption is consumed.
There is a simple lock less ring buffer to queue the corrupted
addresses between the exception handler and the process context handler.
Then in process context it just calls the high level VM code with
the corrupted PFNs.
The code adds the required code to extract the failed address from
the CPU's machine check registers. It doesn't try to handle all
possible cases -- the specification has 6 different ways to specify
memory address -- but only the linear address.
Most of the required checking has been already done earlier in the
mce_severity rule checking engine. Following the Intel
recommendations Action Optional errors are only enabled for known
situations (encoded in MCACODs). The errors are ignored otherwise,
because they are action optional.
v2: Improve comment, disable preemption while processing ring buffer
(reported by Ying Huang)
Signed-off-by: Andi Kleen <ak@linux.intel.com>
Signed-off-by: Hidetoshi Seto <seto.hidetoshi@jp.fujitsu.com>
Signed-off-by: H. Peter Anvin <hpa@zytor.com>
2009-05-27 19:56:59 +00:00
|
|
|
void mce_notify_process(void);
|
2007-10-17 16:04:40 +00:00
|
|
|
|
2009-04-29 17:31:00 +00:00
|
|
|
DECLARE_PER_CPU(struct mce, injectm);
|
2011-11-03 18:46:47 +00:00
|
|
|
|
|
|
|
extern void register_mce_write_callback(ssize_t (*)(struct file *filp,
|
|
|
|
const char __user *ubuf,
|
|
|
|
size_t usize, loff_t *off));
|
2009-04-29 17:31:00 +00:00
|
|
|
|
2009-06-15 08:27:47 +00:00
|
|
|
/*
|
|
|
|
* Exception handler
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* Call the installed machine check handler for this CPU setup. */
|
|
|
|
extern void (*machine_check_vector)(struct pt_regs *, long error_code);
|
|
|
|
void do_machine_check(struct pt_regs *, long);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Threshold handler
|
|
|
|
*/
|
2007-10-17 16:04:40 +00:00
|
|
|
|
2009-02-12 12:49:31 +00:00
|
|
|
extern void (*mce_threshold_vector)(void);
|
2009-06-15 08:27:47 +00:00
|
|
|
extern void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
|
2009-02-12 12:49:31 +00:00
|
|
|
|
2009-06-15 08:24:40 +00:00
|
|
|
/*
|
|
|
|
* Thermal handler
|
|
|
|
*/
|
|
|
|
|
|
|
|
void intel_init_thermal(struct cpuinfo_x86 *c);
|
|
|
|
|
|
|
|
void mce_log_therm_throt_event(__u64 status);
|
2009-11-10 01:38:24 +00:00
|
|
|
|
2011-01-03 11:52:04 +00:00
|
|
|
/* Interrupt Handler for core thermal thresholds */
|
|
|
|
extern int (*platform_thermal_notify)(__u64 msr_val);
|
|
|
|
|
2009-11-10 01:38:24 +00:00
|
|
|
#ifdef CONFIG_X86_THERMAL_VECTOR
|
|
|
|
extern void mcheck_intel_therm_init(void);
|
|
|
|
#else
|
|
|
|
static inline void mcheck_intel_therm_init(void) { }
|
|
|
|
#endif
|
|
|
|
|
ACPI, APEI, Generic Hardware Error Source memory error support
Generic Hardware Error Source provides a way to report platform
hardware errors (such as that from chipset). It works in so called
"Firmware First" mode, that is, hardware errors are reported to
firmware firstly, then reported to Linux by firmware. This way, some
non-standard hardware error registers or non-standard hardware link
can be checked by firmware to produce more valuable hardware error
information for Linux.
Now, only SCI notification type and memory errors are supported. More
notification type and hardware error type will be added later. These
memory errors are reported to user space through /dev/mcelog via
faking a corrected Machine Check, so that the error memory page can be
offlined by /sbin/mcelog if the error count for one page is beyond the
threshold.
On some machines, Machine Check can not report physical address for
some corrected memory errors, but GHES can do that. So this simplified
GHES is implemented firstly.
Signed-off-by: Huang Ying <ying.huang@intel.com>
Signed-off-by: Andi Kleen <ak@linux.intel.com>
Signed-off-by: Len Brown <len.brown@intel.com>
2010-05-18 06:35:20 +00:00
|
|
|
/*
|
|
|
|
* Used by APEI to report memory error via /dev/mcelog
|
|
|
|
*/
|
|
|
|
|
|
|
|
struct cper_sec_mem_err;
|
|
|
|
extern void apei_mce_report_mem_error(int corrected,
|
|
|
|
struct cper_sec_mem_err *mem_err);
|
|
|
|
|
2007-10-17 16:04:40 +00:00
|
|
|
#endif /* __KERNEL__ */
|
2008-10-23 05:26:29 +00:00
|
|
|
#endif /* _ASM_X86_MCE_H */
|