2006-04-05 08:45:45 +00:00
|
|
|
/*
|
|
|
|
* Malta Platform-specific hooks for SMP operation
|
|
|
|
*/
|
2007-08-06 15:32:20 +00:00
|
|
|
#include <linux/irq.h>
|
2007-03-04 18:27:34 +00:00
|
|
|
#include <linux/init.h>
|
2006-04-05 08:45:45 +00:00
|
|
|
|
2007-03-04 18:27:34 +00:00
|
|
|
#include <asm/mipsregs.h>
|
|
|
|
#include <asm/mipsmtregs.h>
|
|
|
|
#include <asm/smtc.h>
|
2006-04-05 08:45:45 +00:00
|
|
|
#include <asm/smtc_ipi.h>
|
|
|
|
|
|
|
|
/* VPE/SMP Prototype implements platform interfaces directly */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Cause the specified action to be performed on a targeted "CPU"
|
|
|
|
*/
|
|
|
|
|
|
|
|
void core_send_ipi(int cpu, unsigned int action)
|
|
|
|
{
|
2007-03-04 18:27:34 +00:00
|
|
|
/* "CPU" may be TC of same VPE, VPE of same CPU, or different CPU */
|
2006-04-05 08:45:45 +00:00
|
|
|
smtc_send_ipi(cpu, LINUX_SMP_IPI, action);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Platform "CPU" startup hook
|
|
|
|
*/
|
|
|
|
|
2007-08-06 13:02:12 +00:00
|
|
|
void __cpuinit prom_boot_secondary(int cpu, struct task_struct *idle)
|
2006-04-05 08:45:45 +00:00
|
|
|
{
|
|
|
|
smtc_boot_secondary(cpu, idle);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Post-config but pre-boot cleanup entry point
|
|
|
|
*/
|
|
|
|
|
2007-08-06 13:02:12 +00:00
|
|
|
void __cpuinit prom_init_secondary(void)
|
2006-04-05 08:45:45 +00:00
|
|
|
{
|
|
|
|
void smtc_init_secondary(void);
|
|
|
|
int myvpe;
|
|
|
|
|
|
|
|
/* Don't enable Malta I/O interrupts (IP2) for secondary VPEs */
|
|
|
|
myvpe = read_c0_tcbind() & TCBIND_CURVPE;
|
|
|
|
if (myvpe != 0) {
|
|
|
|
/* Ideally, this should be done only once per VPE, but... */
|
2007-08-01 18:42:37 +00:00
|
|
|
clear_c0_status(ST0_IM);
|
|
|
|
set_c0_status((0x100 << cp0_compare_irq)
|
|
|
|
| (0x100 << MIPS_CPU_IPI_IRQ));
|
|
|
|
if (cp0_perfcount_irq >= 0)
|
|
|
|
set_c0_status(0x100 << cp0_perfcount_irq);
|
2006-04-05 08:45:45 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
smtc_init_secondary();
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Platform SMP pre-initialization
|
|
|
|
*
|
|
|
|
* As noted above, we can assume a single CPU for now
|
|
|
|
* but it may be multithreaded.
|
|
|
|
*/
|
|
|
|
|
2007-07-27 23:53:14 +00:00
|
|
|
void __cpuinit plat_smp_setup(void)
|
2006-04-05 08:45:45 +00:00
|
|
|
{
|
|
|
|
if (read_c0_config3() & (1<<2))
|
|
|
|
mipsmt_build_cpu_map(0);
|
|
|
|
}
|
|
|
|
|
|
|
|
void __init plat_prepare_cpus(unsigned int max_cpus)
|
|
|
|
{
|
|
|
|
if (read_c0_config3() & (1<<2))
|
|
|
|
mipsmt_prepare_cpus();
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* SMP initialization finalization entry point
|
|
|
|
*/
|
|
|
|
|
2007-08-06 13:02:12 +00:00
|
|
|
void __cpuinit prom_smp_finish(void)
|
2006-04-05 08:45:45 +00:00
|
|
|
{
|
|
|
|
smtc_smp_finish();
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Hook for after all CPUs are online
|
|
|
|
*/
|
|
|
|
|
|
|
|
void prom_cpus_done(void)
|
|
|
|
{
|
|
|
|
}
|