2018-05-01 12:20:41 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0 */
|
2013-12-17 03:24:38 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2012-2013 Freescale Semiconductor, Inc.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __FSL_SAI_H
|
|
|
|
#define __FSL_SAI_H
|
|
|
|
|
|
|
|
#include <sound/dmaengine_pcm.h>
|
|
|
|
|
|
|
|
#define FSL_SAI_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
|
|
|
|
SNDRV_PCM_FMTBIT_S20_3LE |\
|
2015-08-11 03:14:26 +00:00
|
|
|
SNDRV_PCM_FMTBIT_S24_LE |\
|
|
|
|
SNDRV_PCM_FMTBIT_S32_LE)
|
2013-12-17 03:24:38 +00:00
|
|
|
|
2014-02-08 06:38:28 +00:00
|
|
|
/* SAI Register Map Register */
|
|
|
|
#define FSL_SAI_TCSR 0x00 /* SAI Transmit Control */
|
|
|
|
#define FSL_SAI_TCR1 0x04 /* SAI Transmit Configuration 1 */
|
|
|
|
#define FSL_SAI_TCR2 0x08 /* SAI Transmit Configuration 2 */
|
|
|
|
#define FSL_SAI_TCR3 0x0c /* SAI Transmit Configuration 3 */
|
|
|
|
#define FSL_SAI_TCR4 0x10 /* SAI Transmit Configuration 4 */
|
|
|
|
#define FSL_SAI_TCR5 0x14 /* SAI Transmit Configuration 5 */
|
2019-08-06 15:12:10 +00:00
|
|
|
#define FSL_SAI_TDR0 0x20 /* SAI Transmit Data 0 */
|
|
|
|
#define FSL_SAI_TDR1 0x24 /* SAI Transmit Data 1 */
|
|
|
|
#define FSL_SAI_TDR2 0x28 /* SAI Transmit Data 2 */
|
|
|
|
#define FSL_SAI_TDR3 0x2C /* SAI Transmit Data 3 */
|
|
|
|
#define FSL_SAI_TDR4 0x30 /* SAI Transmit Data 4 */
|
|
|
|
#define FSL_SAI_TDR5 0x34 /* SAI Transmit Data 5 */
|
|
|
|
#define FSL_SAI_TDR6 0x38 /* SAI Transmit Data 6 */
|
|
|
|
#define FSL_SAI_TDR7 0x3C /* SAI Transmit Data 7 */
|
|
|
|
#define FSL_SAI_TFR0 0x40 /* SAI Transmit FIFO 0 */
|
|
|
|
#define FSL_SAI_TFR1 0x44 /* SAI Transmit FIFO 1 */
|
|
|
|
#define FSL_SAI_TFR2 0x48 /* SAI Transmit FIFO 2 */
|
|
|
|
#define FSL_SAI_TFR3 0x4C /* SAI Transmit FIFO 3 */
|
|
|
|
#define FSL_SAI_TFR4 0x50 /* SAI Transmit FIFO 4 */
|
|
|
|
#define FSL_SAI_TFR5 0x54 /* SAI Transmit FIFO 5 */
|
|
|
|
#define FSL_SAI_TFR6 0x58 /* SAI Transmit FIFO 6 */
|
|
|
|
#define FSL_SAI_TFR7 0x5C /* SAI Transmit FIFO 7 */
|
2014-02-08 06:38:28 +00:00
|
|
|
#define FSL_SAI_TMR 0x60 /* SAI Transmit Mask */
|
|
|
|
#define FSL_SAI_RCSR 0x80 /* SAI Receive Control */
|
|
|
|
#define FSL_SAI_RCR1 0x84 /* SAI Receive Configuration 1 */
|
|
|
|
#define FSL_SAI_RCR2 0x88 /* SAI Receive Configuration 2 */
|
|
|
|
#define FSL_SAI_RCR3 0x8c /* SAI Receive Configuration 3 */
|
|
|
|
#define FSL_SAI_RCR4 0x90 /* SAI Receive Configuration 4 */
|
|
|
|
#define FSL_SAI_RCR5 0x94 /* SAI Receive Configuration 5 */
|
2019-08-06 15:12:10 +00:00
|
|
|
#define FSL_SAI_RDR0 0xa0 /* SAI Receive Data 0 */
|
|
|
|
#define FSL_SAI_RDR1 0xa4 /* SAI Receive Data 1 */
|
|
|
|
#define FSL_SAI_RDR2 0xa8 /* SAI Receive Data 2 */
|
|
|
|
#define FSL_SAI_RDR3 0xac /* SAI Receive Data 3 */
|
|
|
|
#define FSL_SAI_RDR4 0xb0 /* SAI Receive Data 4 */
|
|
|
|
#define FSL_SAI_RDR5 0xb4 /* SAI Receive Data 5 */
|
|
|
|
#define FSL_SAI_RDR6 0xb8 /* SAI Receive Data 6 */
|
|
|
|
#define FSL_SAI_RDR7 0xbc /* SAI Receive Data 7 */
|
|
|
|
#define FSL_SAI_RFR0 0xc0 /* SAI Receive FIFO 0 */
|
|
|
|
#define FSL_SAI_RFR1 0xc4 /* SAI Receive FIFO 1 */
|
|
|
|
#define FSL_SAI_RFR2 0xc8 /* SAI Receive FIFO 2 */
|
|
|
|
#define FSL_SAI_RFR3 0xcc /* SAI Receive FIFO 3 */
|
|
|
|
#define FSL_SAI_RFR4 0xd0 /* SAI Receive FIFO 4 */
|
|
|
|
#define FSL_SAI_RFR5 0xd4 /* SAI Receive FIFO 5 */
|
|
|
|
#define FSL_SAI_RFR6 0xd8 /* SAI Receive FIFO 6 */
|
|
|
|
#define FSL_SAI_RFR7 0xdc /* SAI Receive FIFO 7 */
|
2014-02-08 06:38:28 +00:00
|
|
|
#define FSL_SAI_RMR 0xe0 /* SAI Receive Mask */
|
|
|
|
|
2014-04-01 03:17:06 +00:00
|
|
|
#define FSL_SAI_xCSR(tx) (tx ? FSL_SAI_TCSR : FSL_SAI_RCSR)
|
|
|
|
#define FSL_SAI_xCR1(tx) (tx ? FSL_SAI_TCR1 : FSL_SAI_RCR1)
|
|
|
|
#define FSL_SAI_xCR2(tx) (tx ? FSL_SAI_TCR2 : FSL_SAI_RCR2)
|
|
|
|
#define FSL_SAI_xCR3(tx) (tx ? FSL_SAI_TCR3 : FSL_SAI_RCR3)
|
|
|
|
#define FSL_SAI_xCR4(tx) (tx ? FSL_SAI_TCR4 : FSL_SAI_RCR4)
|
|
|
|
#define FSL_SAI_xCR5(tx) (tx ? FSL_SAI_TCR5 : FSL_SAI_RCR5)
|
|
|
|
#define FSL_SAI_xDR(tx) (tx ? FSL_SAI_TDR : FSL_SAI_RDR)
|
|
|
|
#define FSL_SAI_xFR(tx) (tx ? FSL_SAI_TFR : FSL_SAI_RFR)
|
|
|
|
#define FSL_SAI_xMR(tx) (tx ? FSL_SAI_TMR : FSL_SAI_RMR)
|
|
|
|
|
2015-08-12 06:38:18 +00:00
|
|
|
/* SAI Transmit/Receive Control Register */
|
2013-12-17 03:24:38 +00:00
|
|
|
#define FSL_SAI_CSR_TERE BIT(31)
|
2014-03-27 11:06:59 +00:00
|
|
|
#define FSL_SAI_CSR_FR BIT(25)
|
2014-08-05 09:20:21 +00:00
|
|
|
#define FSL_SAI_CSR_SR BIT(24)
|
2014-03-27 11:06:59 +00:00
|
|
|
#define FSL_SAI_CSR_xF_SHIFT 16
|
|
|
|
#define FSL_SAI_CSR_xF_W_SHIFT 18
|
|
|
|
#define FSL_SAI_CSR_xF_MASK (0x1f << FSL_SAI_CSR_xF_SHIFT)
|
|
|
|
#define FSL_SAI_CSR_xF_W_MASK (0x7 << FSL_SAI_CSR_xF_W_SHIFT)
|
|
|
|
#define FSL_SAI_CSR_WSF BIT(20)
|
|
|
|
#define FSL_SAI_CSR_SEF BIT(19)
|
|
|
|
#define FSL_SAI_CSR_FEF BIT(18)
|
2013-12-17 03:24:38 +00:00
|
|
|
#define FSL_SAI_CSR_FWF BIT(17)
|
2014-03-27 11:06:59 +00:00
|
|
|
#define FSL_SAI_CSR_FRF BIT(16)
|
|
|
|
#define FSL_SAI_CSR_xIE_SHIFT 8
|
2014-04-01 03:17:07 +00:00
|
|
|
#define FSL_SAI_CSR_xIE_MASK (0x1f << FSL_SAI_CSR_xIE_SHIFT)
|
2014-03-27 11:06:59 +00:00
|
|
|
#define FSL_SAI_CSR_WSIE BIT(12)
|
|
|
|
#define FSL_SAI_CSR_SEIE BIT(11)
|
|
|
|
#define FSL_SAI_CSR_FEIE BIT(10)
|
|
|
|
#define FSL_SAI_CSR_FWIE BIT(9)
|
2013-12-17 03:24:38 +00:00
|
|
|
#define FSL_SAI_CSR_FRIE BIT(8)
|
|
|
|
#define FSL_SAI_CSR_FRDE BIT(0)
|
|
|
|
|
2015-08-12 06:38:18 +00:00
|
|
|
/* SAI Transmit and Receive Configuration 1 Register */
|
2014-02-08 06:38:28 +00:00
|
|
|
#define FSL_SAI_CR1_RFW_MASK 0x1f
|
2013-12-17 03:24:38 +00:00
|
|
|
|
2015-08-12 06:38:18 +00:00
|
|
|
/* SAI Transmit and Receive Configuration 2 Register */
|
2013-12-17 03:24:38 +00:00
|
|
|
#define FSL_SAI_CR2_SYNC BIT(30)
|
2015-05-11 10:24:41 +00:00
|
|
|
#define FSL_SAI_CR2_MSEL_MASK (0x3 << 26)
|
2013-12-17 03:24:38 +00:00
|
|
|
#define FSL_SAI_CR2_MSEL_BUS 0
|
|
|
|
#define FSL_SAI_CR2_MSEL_MCLK1 BIT(26)
|
|
|
|
#define FSL_SAI_CR2_MSEL_MCLK2 BIT(27)
|
|
|
|
#define FSL_SAI_CR2_MSEL_MCLK3 (BIT(26) | BIT(27))
|
2015-05-11 10:24:41 +00:00
|
|
|
#define FSL_SAI_CR2_MSEL(ID) ((ID) << 26)
|
2013-12-17 03:24:38 +00:00
|
|
|
#define FSL_SAI_CR2_BCP BIT(25)
|
|
|
|
#define FSL_SAI_CR2_BCD_MSTR BIT(24)
|
2015-05-11 10:24:41 +00:00
|
|
|
#define FSL_SAI_CR2_DIV_MASK 0xff
|
2013-12-17 03:24:38 +00:00
|
|
|
|
2015-08-12 06:38:18 +00:00
|
|
|
/* SAI Transmit and Receive Configuration 3 Register */
|
2013-12-17 03:24:38 +00:00
|
|
|
#define FSL_SAI_CR3_TRCE BIT(16)
|
2019-08-06 15:12:11 +00:00
|
|
|
#define FSL_SAI_CR3_TRCE_MASK GENMASK(23, 16)
|
2013-12-17 03:24:38 +00:00
|
|
|
#define FSL_SAI_CR3_WDFL(x) (x)
|
|
|
|
#define FSL_SAI_CR3_WDFL_MASK 0x1f
|
|
|
|
|
2015-08-12 06:38:18 +00:00
|
|
|
/* SAI Transmit and Receive Configuration 4 Register */
|
2013-12-17 03:24:38 +00:00
|
|
|
#define FSL_SAI_CR4_FRSZ(x) (((x) - 1) << 16)
|
|
|
|
#define FSL_SAI_CR4_FRSZ_MASK (0x1f << 16)
|
|
|
|
#define FSL_SAI_CR4_SYWD(x) (((x) - 1) << 8)
|
|
|
|
#define FSL_SAI_CR4_SYWD_MASK (0x1f << 8)
|
|
|
|
#define FSL_SAI_CR4_MF BIT(4)
|
|
|
|
#define FSL_SAI_CR4_FSE BIT(3)
|
|
|
|
#define FSL_SAI_CR4_FSP BIT(1)
|
|
|
|
#define FSL_SAI_CR4_FSD_MSTR BIT(0)
|
|
|
|
|
2015-08-12 06:38:18 +00:00
|
|
|
/* SAI Transmit and Receive Configuration 5 Register */
|
2013-12-17 03:24:38 +00:00
|
|
|
#define FSL_SAI_CR5_WNW(x) (((x) - 1) << 24)
|
|
|
|
#define FSL_SAI_CR5_WNW_MASK (0x1f << 24)
|
|
|
|
#define FSL_SAI_CR5_W0W(x) (((x) - 1) << 16)
|
|
|
|
#define FSL_SAI_CR5_W0W_MASK (0x1f << 16)
|
|
|
|
#define FSL_SAI_CR5_FBT(x) ((x) << 8)
|
|
|
|
#define FSL_SAI_CR5_FBT_MASK (0x1f << 8)
|
|
|
|
|
|
|
|
/* SAI type */
|
|
|
|
#define FSL_SAI_DMA BIT(0)
|
|
|
|
#define FSL_SAI_USE_AC97 BIT(1)
|
|
|
|
#define FSL_SAI_NET BIT(2)
|
|
|
|
#define FSL_SAI_TRA_SYN BIT(3)
|
|
|
|
#define FSL_SAI_REC_SYN BIT(4)
|
|
|
|
#define FSL_SAI_USE_I2S_SLAVE BIT(5)
|
|
|
|
|
|
|
|
#define FSL_FMT_TRANSMITTER 0
|
|
|
|
#define FSL_FMT_RECEIVER 1
|
|
|
|
|
|
|
|
/* SAI clock sources */
|
|
|
|
#define FSL_SAI_CLK_BUS 0
|
|
|
|
#define FSL_SAI_CLK_MAST1 1
|
|
|
|
#define FSL_SAI_CLK_MAST2 2
|
|
|
|
#define FSL_SAI_CLK_MAST3 3
|
|
|
|
|
2015-05-11 10:24:41 +00:00
|
|
|
#define FSL_SAI_MCLK_MAX 4
|
2014-04-10 15:26:15 +00:00
|
|
|
|
2013-12-17 03:24:38 +00:00
|
|
|
/* SAI data transfer numbers per DMA request */
|
|
|
|
#define FSL_SAI_MAXBURST_TX 6
|
|
|
|
#define FSL_SAI_MAXBURST_RX 6
|
|
|
|
|
2019-07-17 10:56:33 +00:00
|
|
|
struct fsl_sai_soc_data {
|
|
|
|
bool use_imx_pcm;
|
2019-07-17 10:56:34 +00:00
|
|
|
unsigned int fifo_depth;
|
2019-07-17 10:56:33 +00:00
|
|
|
};
|
|
|
|
|
2013-12-17 03:24:38 +00:00
|
|
|
struct fsl_sai {
|
2014-03-27 11:06:59 +00:00
|
|
|
struct platform_device *pdev;
|
2014-02-08 06:38:28 +00:00
|
|
|
struct regmap *regmap;
|
2014-04-10 15:26:15 +00:00
|
|
|
struct clk *bus_clk;
|
|
|
|
struct clk *mclk_clk[FSL_SAI_MCLK_MAX];
|
2013-12-17 03:24:38 +00:00
|
|
|
|
2015-05-11 10:24:41 +00:00
|
|
|
bool is_slave_mode;
|
2014-08-29 07:12:12 +00:00
|
|
|
bool is_lsb_first;
|
2014-02-27 00:45:01 +00:00
|
|
|
bool is_dsp_mode;
|
2014-08-05 07:32:05 +00:00
|
|
|
bool synchronous[2];
|
2013-12-17 03:24:38 +00:00
|
|
|
|
2015-05-11 10:24:41 +00:00
|
|
|
unsigned int mclk_id[2];
|
|
|
|
unsigned int mclk_streams;
|
2015-11-24 07:31:54 +00:00
|
|
|
unsigned int slots;
|
|
|
|
unsigned int slot_width;
|
|
|
|
|
2019-07-17 10:56:33 +00:00
|
|
|
const struct fsl_sai_soc_data *soc_data;
|
2013-12-17 03:24:38 +00:00
|
|
|
struct snd_dmaengine_dai_dma_data dma_params_rx;
|
|
|
|
struct snd_dmaengine_dai_dma_data dma_params_tx;
|
|
|
|
};
|
|
|
|
|
2014-08-05 07:32:05 +00:00
|
|
|
#define TX 1
|
|
|
|
#define RX 0
|
|
|
|
|
2013-12-17 03:24:38 +00:00
|
|
|
#endif /* __FSL_SAI_H */
|