2014-05-20 02:18:27 +00:00
|
|
|
NVIDIA Tegra30 HDA controller
|
|
|
|
|
|
|
|
Required properties:
|
2015-01-30 22:11:04 +00:00
|
|
|
- compatible : For Tegra30, must contain "nvidia,tegra30-hda". Otherwise,
|
|
|
|
must contain '"nvidia,<chip>-hda", "nvidia,tegra30-hda"', where <chip> is
|
|
|
|
tegra114, tegra124, or tegra132.
|
2014-05-20 02:18:27 +00:00
|
|
|
- reg : Should contain the HDA registers location and length.
|
|
|
|
- interrupts : The interrupt from the HDA controller.
|
|
|
|
- clocks : Must contain an entry for each required entry in clock-names.
|
|
|
|
See ../clocks/clock-bindings.txt for details.
|
2015-01-23 08:34:44 +00:00
|
|
|
- clock-names : Must include the following entries: hda, hda2hdmi, hda2codec_2x
|
2014-05-20 02:18:27 +00:00
|
|
|
- resets : Must contain an entry for each entry in reset-names.
|
|
|
|
See ../reset/reset.txt for details.
|
2015-01-23 08:34:44 +00:00
|
|
|
- reset-names : Must include the following entries: hda, hda2hdmi, hda2codec_2x
|
2014-05-20 02:18:27 +00:00
|
|
|
|
|
|
|
Example:
|
|
|
|
|
2016-04-12 15:07:35 +00:00
|
|
|
hda@70030000 {
|
2014-05-20 02:18:27 +00:00
|
|
|
compatible = "nvidia,tegra124-hda", "nvidia,tegra30-hda";
|
|
|
|
reg = <0x0 0x70030000 0x0 0x10000>;
|
|
|
|
interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
|
clocks = <&tegra_car TEGRA124_CLK_HDA>,
|
|
|
|
<&tegra_car TEGRA124_CLK_HDA2HDMI>,
|
|
|
|
<&tegra_car TEGRA124_CLK_HDA2CODEC_2X>;
|
2014-05-31 02:15:47 +00:00
|
|
|
clock-names = "hda", "hda2hdmi", "hda2codec_2x";
|
2014-05-20 02:18:27 +00:00
|
|
|
resets = <&tegra_car 125>, /* hda */
|
2015-04-10 21:35:58 +00:00
|
|
|
<&tegra_car 128>, /* hda2hdmi */
|
|
|
|
<&tegra_car 111>; /* hda2codec_2x */
|
2014-05-31 02:15:47 +00:00
|
|
|
reset-names = "hda", "hda2hdmi", "hda2codec_2x";
|
2014-05-20 02:18:27 +00:00
|
|
|
};
|