2010-05-06 04:47:04 +00:00
|
|
|
/*
|
|
|
|
* Driver for Cirrus Logic EP93xx SPI controller.
|
|
|
|
*
|
2011-05-29 10:10:06 +00:00
|
|
|
* Copyright (C) 2010-2011 Mika Westerberg
|
2010-05-06 04:47:04 +00:00
|
|
|
*
|
|
|
|
* Explicit FIFO handling code was inspired by amba-pl022 driver.
|
|
|
|
*
|
|
|
|
* Chip select support using other than built-in GPIOs by H. Hartley Sweeten.
|
|
|
|
*
|
|
|
|
* For more information about the SPI controller see documentation on Cirrus
|
|
|
|
* Logic web site:
|
|
|
|
* http://www.cirrus.com/en/pubs/manual/EP93xx_Users_Guide_UM1.pdf
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <linux/err.h>
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/device.h>
|
2011-05-29 10:10:06 +00:00
|
|
|
#include <linux/dmaengine.h>
|
2010-05-06 04:47:04 +00:00
|
|
|
#include <linux/bitops.h>
|
|
|
|
#include <linux/interrupt.h>
|
2011-10-15 18:40:09 +00:00
|
|
|
#include <linux/module.h>
|
2010-05-06 04:47:04 +00:00
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <linux/sched.h>
|
2011-05-29 10:10:06 +00:00
|
|
|
#include <linux/scatterlist.h>
|
2017-02-16 20:07:37 +00:00
|
|
|
#include <linux/gpio.h>
|
2010-05-06 04:47:04 +00:00
|
|
|
#include <linux/spi/spi.h>
|
|
|
|
|
2012-08-24 13:12:11 +00:00
|
|
|
#include <linux/platform_data/dma-ep93xx.h>
|
|
|
|
#include <linux/platform_data/spi-ep93xx.h>
|
2010-05-06 04:47:04 +00:00
|
|
|
|
|
|
|
#define SSPCR0 0x0000
|
|
|
|
#define SSPCR0_MODE_SHIFT 6
|
|
|
|
#define SSPCR0_SCR_SHIFT 8
|
|
|
|
|
|
|
|
#define SSPCR1 0x0004
|
|
|
|
#define SSPCR1_RIE BIT(0)
|
|
|
|
#define SSPCR1_TIE BIT(1)
|
|
|
|
#define SSPCR1_RORIE BIT(2)
|
|
|
|
#define SSPCR1_LBM BIT(3)
|
|
|
|
#define SSPCR1_SSE BIT(4)
|
|
|
|
#define SSPCR1_MS BIT(5)
|
|
|
|
#define SSPCR1_SOD BIT(6)
|
|
|
|
|
|
|
|
#define SSPDR 0x0008
|
|
|
|
|
|
|
|
#define SSPSR 0x000c
|
|
|
|
#define SSPSR_TFE BIT(0)
|
|
|
|
#define SSPSR_TNF BIT(1)
|
|
|
|
#define SSPSR_RNE BIT(2)
|
|
|
|
#define SSPSR_RFF BIT(3)
|
|
|
|
#define SSPSR_BSY BIT(4)
|
|
|
|
#define SSPCPSR 0x0010
|
|
|
|
|
|
|
|
#define SSPIIR 0x0014
|
|
|
|
#define SSPIIR_RIS BIT(0)
|
|
|
|
#define SSPIIR_TIS BIT(1)
|
|
|
|
#define SSPIIR_RORIS BIT(2)
|
|
|
|
#define SSPICR SSPIIR
|
|
|
|
|
|
|
|
/* timeout in milliseconds */
|
|
|
|
#define SPI_TIMEOUT 5
|
|
|
|
/* maximum depth of RX/TX FIFO */
|
|
|
|
#define SPI_FIFO_SIZE 8
|
|
|
|
|
|
|
|
/**
|
|
|
|
* struct ep93xx_spi - EP93xx SPI controller structure
|
|
|
|
* @pdev: pointer to platform device
|
|
|
|
* @clk: clock for the controller
|
2017-08-08 20:51:25 +00:00
|
|
|
* @mmio: pointer to ioremap()'d registers
|
2011-05-29 10:10:06 +00:00
|
|
|
* @sspdr_phys: physical address of the SSPDR register
|
2010-05-06 04:47:04 +00:00
|
|
|
* @wait: wait here until given transfer is completed
|
|
|
|
* @current_msg: message that is currently processed (or %NULL if none)
|
|
|
|
* @tx: current byte in transfer to transmit
|
|
|
|
* @rx: current byte in transfer to receive
|
|
|
|
* @fifo_level: how full is FIFO (%0..%SPI_FIFO_SIZE - %1). Receiving one
|
|
|
|
* frame decreases this level and sending one frame increases it.
|
2011-05-29 10:10:06 +00:00
|
|
|
* @dma_rx: RX DMA channel
|
|
|
|
* @dma_tx: TX DMA channel
|
|
|
|
* @dma_rx_data: RX parameters passed to the DMA engine
|
|
|
|
* @dma_tx_data: TX parameters passed to the DMA engine
|
|
|
|
* @rx_sgt: sg table for RX transfers
|
|
|
|
* @tx_sgt: sg table for TX transfers
|
|
|
|
* @zeropage: dummy page used as RX buffer when only TX buffer is passed in by
|
|
|
|
* the client
|
2010-05-06 04:47:04 +00:00
|
|
|
*/
|
|
|
|
struct ep93xx_spi {
|
|
|
|
const struct platform_device *pdev;
|
|
|
|
struct clk *clk;
|
2017-08-08 20:51:25 +00:00
|
|
|
void __iomem *mmio;
|
2011-05-29 10:10:06 +00:00
|
|
|
unsigned long sspdr_phys;
|
2010-05-06 04:47:04 +00:00
|
|
|
struct completion wait;
|
|
|
|
struct spi_message *current_msg;
|
|
|
|
size_t tx;
|
|
|
|
size_t rx;
|
|
|
|
size_t fifo_level;
|
2011-05-29 10:10:06 +00:00
|
|
|
struct dma_chan *dma_rx;
|
|
|
|
struct dma_chan *dma_tx;
|
|
|
|
struct ep93xx_dma_data dma_rx_data;
|
|
|
|
struct ep93xx_dma_data dma_tx_data;
|
|
|
|
struct sg_table rx_sgt;
|
|
|
|
struct sg_table tx_sgt;
|
|
|
|
void *zeropage;
|
2010-05-06 04:47:04 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/* converts bits per word to CR0.DSS value */
|
|
|
|
#define bits_per_word_to_dss(bpw) ((bpw) - 1)
|
|
|
|
|
|
|
|
/**
|
|
|
|
* ep93xx_spi_calc_divisors() - calculates SPI clock divisors
|
|
|
|
* @espi: ep93xx SPI controller struct
|
|
|
|
* @rate: desired SPI output clock rate
|
2013-07-02 17:10:29 +00:00
|
|
|
* @div_cpsr: pointer to return the cpsr (pre-scaler) divider
|
|
|
|
* @div_scr: pointer to return the scr divider
|
2010-05-06 04:47:04 +00:00
|
|
|
*/
|
|
|
|
static int ep93xx_spi_calc_divisors(const struct ep93xx_spi *espi,
|
2014-02-08 15:52:26 +00:00
|
|
|
u32 rate, u8 *div_cpsr, u8 *div_scr)
|
2010-05-06 04:47:04 +00:00
|
|
|
{
|
2014-02-08 15:52:26 +00:00
|
|
|
struct spi_master *master = platform_get_drvdata(espi->pdev);
|
2010-05-06 04:47:04 +00:00
|
|
|
unsigned long spi_clk_rate = clk_get_rate(espi->clk);
|
|
|
|
int cpsr, scr;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Make sure that max value is between values supported by the
|
|
|
|
* controller. Note that minimum value is already checked in
|
2013-07-08 16:12:37 +00:00
|
|
|
* ep93xx_spi_transfer_one_message().
|
2010-05-06 04:47:04 +00:00
|
|
|
*/
|
2014-02-08 15:52:26 +00:00
|
|
|
rate = clamp(rate, master->min_speed_hz, master->max_speed_hz);
|
2010-05-06 04:47:04 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Calculate divisors so that we can get speed according the
|
|
|
|
* following formula:
|
|
|
|
* rate = spi_clock_rate / (cpsr * (1 + scr))
|
|
|
|
*
|
|
|
|
* cpsr must be even number and starts from 2, scr can be any number
|
|
|
|
* between 0 and 255.
|
|
|
|
*/
|
|
|
|
for (cpsr = 2; cpsr <= 254; cpsr += 2) {
|
|
|
|
for (scr = 0; scr <= 255; scr++) {
|
|
|
|
if ((spi_clk_rate / (cpsr * (scr + 1))) <= rate) {
|
2013-07-02 17:10:29 +00:00
|
|
|
*div_scr = (u8)scr;
|
|
|
|
*div_cpsr = (u8)cpsr;
|
2010-05-06 04:47:04 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2017-02-16 20:07:37 +00:00
|
|
|
static void ep93xx_spi_cs_control(struct spi_device *spi, bool enable)
|
2010-05-06 04:47:04 +00:00
|
|
|
{
|
2017-02-16 20:07:37 +00:00
|
|
|
if (spi->mode & SPI_CS_HIGH)
|
|
|
|
enable = !enable;
|
2010-05-06 04:47:04 +00:00
|
|
|
|
2017-02-16 20:07:37 +00:00
|
|
|
if (gpio_is_valid(spi->cs_gpio))
|
|
|
|
gpio_set_value(spi->cs_gpio, !enable);
|
2010-05-06 04:47:04 +00:00
|
|
|
}
|
|
|
|
|
2013-07-02 17:10:29 +00:00
|
|
|
static int ep93xx_spi_chip_setup(const struct ep93xx_spi *espi,
|
2017-02-16 20:07:37 +00:00
|
|
|
struct spi_device *spi,
|
|
|
|
struct spi_transfer *xfer)
|
2010-05-06 04:47:04 +00:00
|
|
|
{
|
2017-02-16 20:07:37 +00:00
|
|
|
u8 dss = bits_per_word_to_dss(xfer->bits_per_word);
|
2013-07-02 17:10:29 +00:00
|
|
|
u8 div_cpsr = 0;
|
|
|
|
u8 div_scr = 0;
|
2010-05-06 04:47:04 +00:00
|
|
|
u16 cr0;
|
2013-07-02 17:10:29 +00:00
|
|
|
int err;
|
|
|
|
|
2017-02-16 20:07:37 +00:00
|
|
|
err = ep93xx_spi_calc_divisors(espi, xfer->speed_hz,
|
|
|
|
&div_cpsr, &div_scr);
|
2013-07-02 17:10:29 +00:00
|
|
|
if (err)
|
|
|
|
return err;
|
2010-05-06 04:47:04 +00:00
|
|
|
|
2013-07-02 17:10:29 +00:00
|
|
|
cr0 = div_scr << SSPCR0_SCR_SHIFT;
|
2017-02-16 20:07:37 +00:00
|
|
|
cr0 |= (spi->mode & (SPI_CPHA | SPI_CPOL)) << SSPCR0_MODE_SHIFT;
|
2013-07-02 17:09:29 +00:00
|
|
|
cr0 |= dss;
|
2010-05-06 04:47:04 +00:00
|
|
|
|
|
|
|
dev_dbg(&espi->pdev->dev, "setup: mode %d, cpsr %d, scr %d, dss %d\n",
|
2017-02-16 20:07:37 +00:00
|
|
|
spi->mode, div_cpsr, div_scr, dss);
|
2013-10-11 10:53:59 +00:00
|
|
|
dev_dbg(&espi->pdev->dev, "setup: cr0 %#x\n", cr0);
|
2010-05-06 04:47:04 +00:00
|
|
|
|
2017-08-08 20:51:26 +00:00
|
|
|
writel(div_cpsr, espi->mmio + SSPCPSR);
|
|
|
|
writel(cr0, espi->mmio + SSPCR0);
|
2013-07-02 17:10:29 +00:00
|
|
|
|
|
|
|
return 0;
|
2010-05-06 04:47:04 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void ep93xx_do_write(struct ep93xx_spi *espi, struct spi_transfer *t)
|
|
|
|
{
|
2017-08-08 20:51:26 +00:00
|
|
|
u32 val = 0;
|
2010-05-06 04:47:04 +00:00
|
|
|
|
2017-08-08 20:51:26 +00:00
|
|
|
if (t->bits_per_word > 8) {
|
2010-05-06 04:47:04 +00:00
|
|
|
if (t->tx_buf)
|
2017-08-08 20:51:26 +00:00
|
|
|
val = ((u16 *)t->tx_buf)[espi->tx];
|
|
|
|
espi->tx += 2;
|
2010-05-06 04:47:04 +00:00
|
|
|
} else {
|
|
|
|
if (t->tx_buf)
|
2017-08-08 20:51:26 +00:00
|
|
|
val = ((u8 *)t->tx_buf)[espi->tx];
|
|
|
|
espi->tx += 1;
|
2010-05-06 04:47:04 +00:00
|
|
|
}
|
2017-08-08 20:51:26 +00:00
|
|
|
writel(val, espi->mmio + SSPDR);
|
2010-05-06 04:47:04 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void ep93xx_do_read(struct ep93xx_spi *espi, struct spi_transfer *t)
|
|
|
|
{
|
2017-08-08 20:51:26 +00:00
|
|
|
u32 val;
|
2010-05-06 04:47:04 +00:00
|
|
|
|
2017-08-08 20:51:26 +00:00
|
|
|
val = readl(espi->mmio + SSPDR);
|
|
|
|
if (t->bits_per_word > 8) {
|
2010-05-06 04:47:04 +00:00
|
|
|
if (t->rx_buf)
|
2017-08-08 20:51:26 +00:00
|
|
|
((u16 *)t->rx_buf)[espi->rx] = val;
|
|
|
|
espi->rx += 2;
|
2010-05-06 04:47:04 +00:00
|
|
|
} else {
|
|
|
|
if (t->rx_buf)
|
2017-08-08 20:51:26 +00:00
|
|
|
((u8 *)t->rx_buf)[espi->rx] = val;
|
|
|
|
espi->rx += 1;
|
2010-05-06 04:47:04 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* ep93xx_spi_read_write() - perform next RX/TX transfer
|
|
|
|
* @espi: ep93xx SPI controller struct
|
|
|
|
*
|
|
|
|
* This function transfers next bytes (or half-words) to/from RX/TX FIFOs. If
|
|
|
|
* called several times, the whole transfer will be completed. Returns
|
|
|
|
* %-EINPROGRESS when current transfer was not yet completed otherwise %0.
|
|
|
|
*
|
|
|
|
* When this function is finished, RX FIFO should be empty and TX FIFO should be
|
|
|
|
* full.
|
|
|
|
*/
|
|
|
|
static int ep93xx_spi_read_write(struct ep93xx_spi *espi)
|
|
|
|
{
|
|
|
|
struct spi_message *msg = espi->current_msg;
|
|
|
|
struct spi_transfer *t = msg->state;
|
|
|
|
|
|
|
|
/* read as long as RX FIFO has frames in it */
|
2017-08-08 20:51:26 +00:00
|
|
|
while ((readl(espi->mmio + SSPSR) & SSPSR_RNE)) {
|
2010-05-06 04:47:04 +00:00
|
|
|
ep93xx_do_read(espi, t);
|
|
|
|
espi->fifo_level--;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* write as long as TX FIFO has room */
|
|
|
|
while (espi->fifo_level < SPI_FIFO_SIZE && espi->tx < t->len) {
|
|
|
|
ep93xx_do_write(espi, t);
|
|
|
|
espi->fifo_level++;
|
|
|
|
}
|
|
|
|
|
2011-05-29 10:10:06 +00:00
|
|
|
if (espi->rx == t->len)
|
2010-05-06 04:47:04 +00:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
return -EINPROGRESS;
|
|
|
|
}
|
|
|
|
|
2011-05-29 10:10:06 +00:00
|
|
|
static void ep93xx_spi_pio_transfer(struct ep93xx_spi *espi)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* Now everything is set up for the current transfer. We prime the TX
|
|
|
|
* FIFO, enable interrupts, and wait for the transfer to complete.
|
|
|
|
*/
|
|
|
|
if (ep93xx_spi_read_write(espi)) {
|
2017-08-08 20:51:28 +00:00
|
|
|
u32 val;
|
|
|
|
|
|
|
|
val = readl(espi->mmio + SSPCR1);
|
|
|
|
val |= (SSPCR1_RORIE | SSPCR1_TIE | SSPCR1_RIE);
|
|
|
|
writel(val, espi->mmio + SSPCR1);
|
|
|
|
|
2011-05-29 10:10:06 +00:00
|
|
|
wait_for_completion(&espi->wait);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* ep93xx_spi_dma_prepare() - prepares a DMA transfer
|
|
|
|
* @espi: ep93xx SPI controller struct
|
|
|
|
* @dir: DMA transfer direction
|
|
|
|
*
|
|
|
|
* Function configures the DMA, maps the buffer and prepares the DMA
|
|
|
|
* descriptor. Returns a valid DMA descriptor in case of success and ERR_PTR
|
|
|
|
* in case of failure.
|
|
|
|
*/
|
|
|
|
static struct dma_async_tx_descriptor *
|
2012-04-18 01:46:36 +00:00
|
|
|
ep93xx_spi_dma_prepare(struct ep93xx_spi *espi, enum dma_transfer_direction dir)
|
2011-05-29 10:10:06 +00:00
|
|
|
{
|
|
|
|
struct spi_transfer *t = espi->current_msg->state;
|
|
|
|
struct dma_async_tx_descriptor *txd;
|
|
|
|
enum dma_slave_buswidth buswidth;
|
|
|
|
struct dma_slave_config conf;
|
|
|
|
struct scatterlist *sg;
|
|
|
|
struct sg_table *sgt;
|
|
|
|
struct dma_chan *chan;
|
|
|
|
const void *buf, *pbuf;
|
|
|
|
size_t len = t->len;
|
|
|
|
int i, ret, nents;
|
|
|
|
|
2013-07-02 17:07:01 +00:00
|
|
|
if (t->bits_per_word > 8)
|
2011-05-29 10:10:06 +00:00
|
|
|
buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
|
|
|
|
else
|
|
|
|
buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
|
|
|
|
|
|
|
|
memset(&conf, 0, sizeof(conf));
|
|
|
|
conf.direction = dir;
|
|
|
|
|
2012-04-18 01:46:36 +00:00
|
|
|
if (dir == DMA_DEV_TO_MEM) {
|
2011-05-29 10:10:06 +00:00
|
|
|
chan = espi->dma_rx;
|
|
|
|
buf = t->rx_buf;
|
|
|
|
sgt = &espi->rx_sgt;
|
|
|
|
|
|
|
|
conf.src_addr = espi->sspdr_phys;
|
|
|
|
conf.src_addr_width = buswidth;
|
|
|
|
} else {
|
|
|
|
chan = espi->dma_tx;
|
|
|
|
buf = t->tx_buf;
|
|
|
|
sgt = &espi->tx_sgt;
|
|
|
|
|
|
|
|
conf.dst_addr = espi->sspdr_phys;
|
|
|
|
conf.dst_addr_width = buswidth;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = dmaengine_slave_config(chan, &conf);
|
|
|
|
if (ret)
|
|
|
|
return ERR_PTR(ret);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We need to split the transfer into PAGE_SIZE'd chunks. This is
|
|
|
|
* because we are using @espi->zeropage to provide a zero RX buffer
|
|
|
|
* for the TX transfers and we have only allocated one page for that.
|
|
|
|
*
|
|
|
|
* For performance reasons we allocate a new sg_table only when
|
|
|
|
* needed. Otherwise we will re-use the current one. Eventually the
|
|
|
|
* last sg_table is released in ep93xx_spi_release_dma().
|
|
|
|
*/
|
|
|
|
|
|
|
|
nents = DIV_ROUND_UP(len, PAGE_SIZE);
|
|
|
|
if (nents != sgt->nents) {
|
|
|
|
sg_free_table(sgt);
|
|
|
|
|
|
|
|
ret = sg_alloc_table(sgt, nents, GFP_KERNEL);
|
|
|
|
if (ret)
|
|
|
|
return ERR_PTR(ret);
|
|
|
|
}
|
|
|
|
|
|
|
|
pbuf = buf;
|
|
|
|
for_each_sg(sgt->sgl, sg, sgt->nents, i) {
|
|
|
|
size_t bytes = min_t(size_t, len, PAGE_SIZE);
|
|
|
|
|
|
|
|
if (buf) {
|
|
|
|
sg_set_page(sg, virt_to_page(pbuf), bytes,
|
|
|
|
offset_in_page(pbuf));
|
|
|
|
} else {
|
|
|
|
sg_set_page(sg, virt_to_page(espi->zeropage),
|
|
|
|
bytes, 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
pbuf += bytes;
|
|
|
|
len -= bytes;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (WARN_ON(len)) {
|
2013-10-11 10:53:59 +00:00
|
|
|
dev_warn(&espi->pdev->dev, "len = %zu expected 0!\n", len);
|
2011-05-29 10:10:06 +00:00
|
|
|
return ERR_PTR(-EINVAL);
|
|
|
|
}
|
|
|
|
|
|
|
|
nents = dma_map_sg(chan->device->dev, sgt->sgl, sgt->nents, dir);
|
|
|
|
if (!nents)
|
|
|
|
return ERR_PTR(-ENOMEM);
|
|
|
|
|
2012-04-18 01:46:36 +00:00
|
|
|
txd = dmaengine_prep_slave_sg(chan, sgt->sgl, nents, dir, DMA_CTRL_ACK);
|
2011-05-29 10:10:06 +00:00
|
|
|
if (!txd) {
|
|
|
|
dma_unmap_sg(chan->device->dev, sgt->sgl, sgt->nents, dir);
|
|
|
|
return ERR_PTR(-ENOMEM);
|
|
|
|
}
|
|
|
|
return txd;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* ep93xx_spi_dma_finish() - finishes with a DMA transfer
|
|
|
|
* @espi: ep93xx SPI controller struct
|
|
|
|
* @dir: DMA transfer direction
|
|
|
|
*
|
|
|
|
* Function finishes with the DMA transfer. After this, the DMA buffer is
|
|
|
|
* unmapped.
|
|
|
|
*/
|
|
|
|
static void ep93xx_spi_dma_finish(struct ep93xx_spi *espi,
|
2012-04-18 01:46:36 +00:00
|
|
|
enum dma_transfer_direction dir)
|
2011-05-29 10:10:06 +00:00
|
|
|
{
|
|
|
|
struct dma_chan *chan;
|
|
|
|
struct sg_table *sgt;
|
|
|
|
|
2012-04-18 01:46:36 +00:00
|
|
|
if (dir == DMA_DEV_TO_MEM) {
|
2011-05-29 10:10:06 +00:00
|
|
|
chan = espi->dma_rx;
|
|
|
|
sgt = &espi->rx_sgt;
|
|
|
|
} else {
|
|
|
|
chan = espi->dma_tx;
|
|
|
|
sgt = &espi->tx_sgt;
|
|
|
|
}
|
|
|
|
|
|
|
|
dma_unmap_sg(chan->device->dev, sgt->sgl, sgt->nents, dir);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ep93xx_spi_dma_callback(void *callback_param)
|
|
|
|
{
|
|
|
|
complete(callback_param);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ep93xx_spi_dma_transfer(struct ep93xx_spi *espi)
|
|
|
|
{
|
|
|
|
struct spi_message *msg = espi->current_msg;
|
|
|
|
struct dma_async_tx_descriptor *rxd, *txd;
|
|
|
|
|
2012-04-18 01:46:36 +00:00
|
|
|
rxd = ep93xx_spi_dma_prepare(espi, DMA_DEV_TO_MEM);
|
2011-05-29 10:10:06 +00:00
|
|
|
if (IS_ERR(rxd)) {
|
|
|
|
dev_err(&espi->pdev->dev, "DMA RX failed: %ld\n", PTR_ERR(rxd));
|
|
|
|
msg->status = PTR_ERR(rxd);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2012-04-18 01:46:36 +00:00
|
|
|
txd = ep93xx_spi_dma_prepare(espi, DMA_MEM_TO_DEV);
|
2011-05-29 10:10:06 +00:00
|
|
|
if (IS_ERR(txd)) {
|
2012-04-18 01:46:36 +00:00
|
|
|
ep93xx_spi_dma_finish(espi, DMA_DEV_TO_MEM);
|
2016-05-24 02:24:21 +00:00
|
|
|
dev_err(&espi->pdev->dev, "DMA TX failed: %ld\n", PTR_ERR(txd));
|
2011-05-29 10:10:06 +00:00
|
|
|
msg->status = PTR_ERR(txd);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* We are ready when RX is done */
|
|
|
|
rxd->callback = ep93xx_spi_dma_callback;
|
|
|
|
rxd->callback_param = &espi->wait;
|
|
|
|
|
|
|
|
/* Now submit both descriptors and wait while they finish */
|
|
|
|
dmaengine_submit(rxd);
|
|
|
|
dmaengine_submit(txd);
|
|
|
|
|
|
|
|
dma_async_issue_pending(espi->dma_rx);
|
|
|
|
dma_async_issue_pending(espi->dma_tx);
|
|
|
|
|
|
|
|
wait_for_completion(&espi->wait);
|
|
|
|
|
2012-04-18 01:46:36 +00:00
|
|
|
ep93xx_spi_dma_finish(espi, DMA_MEM_TO_DEV);
|
|
|
|
ep93xx_spi_dma_finish(espi, DMA_DEV_TO_MEM);
|
2011-05-29 10:10:06 +00:00
|
|
|
}
|
|
|
|
|
2010-05-06 04:47:04 +00:00
|
|
|
/**
|
|
|
|
* ep93xx_spi_process_transfer() - processes one SPI transfer
|
|
|
|
* @espi: ep93xx SPI controller struct
|
|
|
|
* @msg: current message
|
|
|
|
* @t: transfer to process
|
|
|
|
*
|
|
|
|
* This function processes one SPI transfer given in @t. Function waits until
|
|
|
|
* transfer is complete (may sleep) and updates @msg->status based on whether
|
2011-03-31 01:57:33 +00:00
|
|
|
* transfer was successfully processed or not.
|
2010-05-06 04:47:04 +00:00
|
|
|
*/
|
|
|
|
static void ep93xx_spi_process_transfer(struct ep93xx_spi *espi,
|
|
|
|
struct spi_message *msg,
|
|
|
|
struct spi_transfer *t)
|
|
|
|
{
|
2013-06-28 18:43:34 +00:00
|
|
|
int err;
|
2010-05-06 04:47:04 +00:00
|
|
|
|
|
|
|
msg->state = t;
|
|
|
|
|
2017-02-16 20:07:37 +00:00
|
|
|
err = ep93xx_spi_chip_setup(espi, msg->spi, t);
|
2013-06-28 18:43:34 +00:00
|
|
|
if (err) {
|
2013-07-02 17:10:29 +00:00
|
|
|
dev_err(&espi->pdev->dev,
|
|
|
|
"failed to setup chip for transfer\n");
|
2013-06-28 18:43:34 +00:00
|
|
|
msg->status = err;
|
|
|
|
return;
|
|
|
|
}
|
2010-05-06 04:47:04 +00:00
|
|
|
|
|
|
|
espi->rx = 0;
|
|
|
|
espi->tx = 0;
|
|
|
|
|
|
|
|
/*
|
2011-05-29 10:10:06 +00:00
|
|
|
* There is no point of setting up DMA for the transfers which will
|
|
|
|
* fit into the FIFO and can be transferred with a single interrupt.
|
|
|
|
* So in these cases we will be using PIO and don't bother for DMA.
|
2010-05-06 04:47:04 +00:00
|
|
|
*/
|
2011-05-29 10:10:06 +00:00
|
|
|
if (espi->dma_rx && t->len > SPI_FIFO_SIZE)
|
|
|
|
ep93xx_spi_dma_transfer(espi);
|
|
|
|
else
|
|
|
|
ep93xx_spi_pio_transfer(espi);
|
2010-05-06 04:47:04 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* In case of error during transmit, we bail out from processing
|
|
|
|
* the message.
|
|
|
|
*/
|
|
|
|
if (msg->status)
|
|
|
|
return;
|
|
|
|
|
2011-05-29 10:10:06 +00:00
|
|
|
msg->actual_length += t->len;
|
|
|
|
|
2010-05-06 04:47:04 +00:00
|
|
|
/*
|
|
|
|
* After this transfer is finished, perform any possible
|
|
|
|
* post-transfer actions requested by the protocol driver.
|
|
|
|
*/
|
|
|
|
if (t->delay_usecs) {
|
|
|
|
set_current_state(TASK_UNINTERRUPTIBLE);
|
|
|
|
schedule_timeout(usecs_to_jiffies(t->delay_usecs));
|
|
|
|
}
|
|
|
|
if (t->cs_change) {
|
|
|
|
if (!list_is_last(&t->transfer_list, &msg->transfers)) {
|
|
|
|
/*
|
|
|
|
* In case protocol driver is asking us to drop the
|
|
|
|
* chipselect briefly, we let the scheduler to handle
|
|
|
|
* any "delay" here.
|
|
|
|
*/
|
|
|
|
ep93xx_spi_cs_control(msg->spi, false);
|
|
|
|
cond_resched();
|
|
|
|
ep93xx_spi_cs_control(msg->spi, true);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* ep93xx_spi_process_message() - process one SPI message
|
|
|
|
* @espi: ep93xx SPI controller struct
|
|
|
|
* @msg: message to process
|
|
|
|
*
|
|
|
|
* This function processes a single SPI message. We go through all transfers in
|
|
|
|
* the message and pass them to ep93xx_spi_process_transfer(). Chipselect is
|
|
|
|
* asserted during the whole message (unless per transfer cs_change is set).
|
|
|
|
*
|
|
|
|
* @msg->status contains %0 in case of success or negative error code in case of
|
|
|
|
* failure.
|
|
|
|
*/
|
|
|
|
static void ep93xx_spi_process_message(struct ep93xx_spi *espi,
|
|
|
|
struct spi_message *msg)
|
|
|
|
{
|
|
|
|
unsigned long timeout;
|
|
|
|
struct spi_transfer *t;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Just to be sure: flush any data from RX FIFO.
|
|
|
|
*/
|
|
|
|
timeout = jiffies + msecs_to_jiffies(SPI_TIMEOUT);
|
2017-08-08 20:51:26 +00:00
|
|
|
while (readl(espi->mmio + SSPSR) & SSPSR_RNE) {
|
2010-05-06 04:47:04 +00:00
|
|
|
if (time_after(jiffies, timeout)) {
|
|
|
|
dev_warn(&espi->pdev->dev,
|
|
|
|
"timeout while flushing RX FIFO\n");
|
|
|
|
msg->status = -ETIMEDOUT;
|
|
|
|
return;
|
|
|
|
}
|
2017-08-08 20:51:26 +00:00
|
|
|
readl(espi->mmio + SSPDR);
|
2010-05-06 04:47:04 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We explicitly handle FIFO level. This way we don't have to check TX
|
|
|
|
* FIFO status using %SSPSR_TNF bit which may cause RX FIFO overruns.
|
|
|
|
*/
|
|
|
|
espi->fifo_level = 0;
|
|
|
|
|
|
|
|
/*
|
2013-06-28 18:43:34 +00:00
|
|
|
* Assert the chipselect.
|
2010-05-06 04:47:04 +00:00
|
|
|
*/
|
|
|
|
ep93xx_spi_cs_control(msg->spi, true);
|
|
|
|
|
|
|
|
list_for_each_entry(t, &msg->transfers, transfer_list) {
|
|
|
|
ep93xx_spi_process_transfer(espi, msg, t);
|
|
|
|
if (msg->status)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Now the whole message is transferred (or failed for some reason). We
|
|
|
|
* deselect the device and disable the SPI controller.
|
|
|
|
*/
|
|
|
|
ep93xx_spi_cs_control(msg->spi, false);
|
|
|
|
}
|
|
|
|
|
2013-07-08 16:12:37 +00:00
|
|
|
static int ep93xx_spi_transfer_one_message(struct spi_master *master,
|
|
|
|
struct spi_message *msg)
|
2010-05-06 04:47:04 +00:00
|
|
|
{
|
2013-07-08 16:12:37 +00:00
|
|
|
struct ep93xx_spi *espi = spi_master_get_devdata(master);
|
2010-05-06 04:47:04 +00:00
|
|
|
|
2013-07-08 16:12:37 +00:00
|
|
|
msg->state = NULL;
|
|
|
|
msg->status = 0;
|
|
|
|
msg->actual_length = 0;
|
2010-05-06 04:47:04 +00:00
|
|
|
|
2013-07-08 16:12:37 +00:00
|
|
|
espi->current_msg = msg;
|
|
|
|
ep93xx_spi_process_message(espi, msg);
|
2010-05-06 04:47:04 +00:00
|
|
|
espi->current_msg = NULL;
|
|
|
|
|
2013-07-08 16:12:37 +00:00
|
|
|
spi_finalize_current_message(master);
|
|
|
|
|
|
|
|
return 0;
|
2010-05-06 04:47:04 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static irqreturn_t ep93xx_spi_interrupt(int irq, void *dev_id)
|
|
|
|
{
|
|
|
|
struct ep93xx_spi *espi = dev_id;
|
2017-08-08 20:51:28 +00:00
|
|
|
u32 val;
|
2010-05-06 04:47:04 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* If we got ROR (receive overrun) interrupt we know that something is
|
|
|
|
* wrong. Just abort the message.
|
|
|
|
*/
|
2017-08-08 20:51:26 +00:00
|
|
|
if (readl(espi->mmio + SSPIIR) & SSPIIR_RORIS) {
|
2010-05-06 04:47:04 +00:00
|
|
|
/* clear the overrun interrupt */
|
2017-08-08 20:51:26 +00:00
|
|
|
writel(0, espi->mmio + SSPICR);
|
2010-05-06 04:47:04 +00:00
|
|
|
dev_warn(&espi->pdev->dev,
|
|
|
|
"receive overrun, aborting the message\n");
|
|
|
|
espi->current_msg->status = -EIO;
|
|
|
|
} else {
|
|
|
|
/*
|
|
|
|
* Interrupt is either RX (RIS) or TX (TIS). For both cases we
|
|
|
|
* simply execute next data transfer.
|
|
|
|
*/
|
|
|
|
if (ep93xx_spi_read_write(espi)) {
|
|
|
|
/*
|
|
|
|
* In normal case, there still is some processing left
|
|
|
|
* for current transfer. Let's wait for the next
|
|
|
|
* interrupt then.
|
|
|
|
*/
|
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Current transfer is finished, either with error or with success. In
|
|
|
|
* any case we disable interrupts and notify the worker to handle
|
|
|
|
* any post-processing of the message.
|
|
|
|
*/
|
2017-08-08 20:51:28 +00:00
|
|
|
val = readl(espi->mmio + SSPCR1);
|
|
|
|
val &= ~(SSPCR1_RORIE | SSPCR1_TIE | SSPCR1_RIE);
|
|
|
|
writel(val, espi->mmio + SSPCR1);
|
|
|
|
|
2010-05-06 04:47:04 +00:00
|
|
|
complete(&espi->wait);
|
2017-08-08 20:51:28 +00:00
|
|
|
|
2010-05-06 04:47:04 +00:00
|
|
|
return IRQ_HANDLED;
|
|
|
|
}
|
|
|
|
|
2017-08-08 20:51:27 +00:00
|
|
|
static int ep93xx_spi_prepare_hardware(struct spi_master *master)
|
|
|
|
{
|
|
|
|
struct ep93xx_spi *espi = spi_master_get_devdata(master);
|
|
|
|
u32 val;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = clk_enable(espi->clk);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
val = readl(espi->mmio + SSPCR1);
|
|
|
|
val |= SSPCR1_SSE;
|
|
|
|
writel(val, espi->mmio + SSPCR1);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ep93xx_spi_unprepare_hardware(struct spi_master *master)
|
|
|
|
{
|
|
|
|
struct ep93xx_spi *espi = spi_master_get_devdata(master);
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
val = readl(espi->mmio + SSPCR1);
|
|
|
|
val &= ~SSPCR1_SSE;
|
|
|
|
writel(val, espi->mmio + SSPCR1);
|
|
|
|
|
|
|
|
clk_disable(espi->clk);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-05-29 10:10:06 +00:00
|
|
|
static bool ep93xx_spi_dma_filter(struct dma_chan *chan, void *filter_param)
|
|
|
|
{
|
|
|
|
if (ep93xx_dma_chan_is_m2p(chan))
|
|
|
|
return false;
|
|
|
|
|
|
|
|
chan->private = filter_param;
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int ep93xx_spi_setup_dma(struct ep93xx_spi *espi)
|
|
|
|
{
|
|
|
|
dma_cap_mask_t mask;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
espi->zeropage = (void *)get_zeroed_page(GFP_KERNEL);
|
|
|
|
if (!espi->zeropage)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
dma_cap_zero(mask);
|
|
|
|
dma_cap_set(DMA_SLAVE, mask);
|
|
|
|
|
|
|
|
espi->dma_rx_data.port = EP93XX_DMA_SSP;
|
2011-10-14 05:17:38 +00:00
|
|
|
espi->dma_rx_data.direction = DMA_DEV_TO_MEM;
|
2011-05-29 10:10:06 +00:00
|
|
|
espi->dma_rx_data.name = "ep93xx-spi-rx";
|
|
|
|
|
|
|
|
espi->dma_rx = dma_request_channel(mask, ep93xx_spi_dma_filter,
|
|
|
|
&espi->dma_rx_data);
|
|
|
|
if (!espi->dma_rx) {
|
|
|
|
ret = -ENODEV;
|
|
|
|
goto fail_free_page;
|
|
|
|
}
|
|
|
|
|
|
|
|
espi->dma_tx_data.port = EP93XX_DMA_SSP;
|
2011-10-14 05:17:38 +00:00
|
|
|
espi->dma_tx_data.direction = DMA_MEM_TO_DEV;
|
2011-05-29 10:10:06 +00:00
|
|
|
espi->dma_tx_data.name = "ep93xx-spi-tx";
|
|
|
|
|
|
|
|
espi->dma_tx = dma_request_channel(mask, ep93xx_spi_dma_filter,
|
|
|
|
&espi->dma_tx_data);
|
|
|
|
if (!espi->dma_tx) {
|
|
|
|
ret = -ENODEV;
|
|
|
|
goto fail_release_rx;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
fail_release_rx:
|
|
|
|
dma_release_channel(espi->dma_rx);
|
|
|
|
espi->dma_rx = NULL;
|
|
|
|
fail_free_page:
|
|
|
|
free_page((unsigned long)espi->zeropage);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void ep93xx_spi_release_dma(struct ep93xx_spi *espi)
|
|
|
|
{
|
|
|
|
if (espi->dma_rx) {
|
|
|
|
dma_release_channel(espi->dma_rx);
|
|
|
|
sg_free_table(&espi->rx_sgt);
|
|
|
|
}
|
|
|
|
if (espi->dma_tx) {
|
|
|
|
dma_release_channel(espi->dma_tx);
|
|
|
|
sg_free_table(&espi->tx_sgt);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (espi->zeropage)
|
|
|
|
free_page((unsigned long)espi->zeropage);
|
|
|
|
}
|
|
|
|
|
2012-12-07 16:57:14 +00:00
|
|
|
static int ep93xx_spi_probe(struct platform_device *pdev)
|
2010-05-06 04:47:04 +00:00
|
|
|
{
|
|
|
|
struct spi_master *master;
|
|
|
|
struct ep93xx_spi_info *info;
|
|
|
|
struct ep93xx_spi *espi;
|
|
|
|
struct resource *res;
|
2012-05-09 14:26:26 +00:00
|
|
|
int irq;
|
2010-05-06 04:47:04 +00:00
|
|
|
int error;
|
2017-02-16 20:07:37 +00:00
|
|
|
int i;
|
2010-05-06 04:47:04 +00:00
|
|
|
|
2013-07-30 07:58:59 +00:00
|
|
|
info = dev_get_platdata(&pdev->dev);
|
2017-02-16 20:07:37 +00:00
|
|
|
if (!info) {
|
|
|
|
dev_err(&pdev->dev, "missing platform data\n");
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
2010-05-06 04:47:04 +00:00
|
|
|
|
2013-07-02 17:07:53 +00:00
|
|
|
irq = platform_get_irq(pdev, 0);
|
|
|
|
if (irq < 0) {
|
|
|
|
dev_err(&pdev->dev, "failed to get irq resources\n");
|
|
|
|
return -EBUSY;
|
|
|
|
}
|
|
|
|
|
|
|
|
res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
|
|
|
|
if (!res) {
|
|
|
|
dev_err(&pdev->dev, "unable to get iomem resource\n");
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
2010-05-06 04:47:04 +00:00
|
|
|
master = spi_alloc_master(&pdev->dev, sizeof(*espi));
|
2013-07-02 17:08:59 +00:00
|
|
|
if (!master)
|
2010-05-06 04:47:04 +00:00
|
|
|
return -ENOMEM;
|
|
|
|
|
2017-08-08 20:51:27 +00:00
|
|
|
master->prepare_transfer_hardware = ep93xx_spi_prepare_hardware;
|
|
|
|
master->unprepare_transfer_hardware = ep93xx_spi_unprepare_hardware;
|
2013-07-08 16:12:37 +00:00
|
|
|
master->transfer_one_message = ep93xx_spi_transfer_one_message;
|
2010-05-06 04:47:04 +00:00
|
|
|
master->bus_num = pdev->id;
|
|
|
|
master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
|
2013-05-22 02:36:35 +00:00
|
|
|
master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
|
2010-05-06 04:47:04 +00:00
|
|
|
|
2017-02-16 20:07:37 +00:00
|
|
|
master->num_chipselect = info->num_chipselect;
|
|
|
|
master->cs_gpios = devm_kzalloc(&master->dev,
|
|
|
|
sizeof(int) * master->num_chipselect,
|
|
|
|
GFP_KERNEL);
|
|
|
|
if (!master->cs_gpios) {
|
|
|
|
error = -ENOMEM;
|
|
|
|
goto fail_release_master;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i < master->num_chipselect; i++) {
|
|
|
|
master->cs_gpios[i] = info->chipselect[i];
|
|
|
|
|
|
|
|
if (!gpio_is_valid(master->cs_gpios[i]))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
error = devm_gpio_request_one(&pdev->dev, master->cs_gpios[i],
|
|
|
|
GPIOF_OUT_INIT_HIGH,
|
|
|
|
"ep93xx-spi");
|
|
|
|
if (error) {
|
|
|
|
dev_err(&pdev->dev, "could not request cs gpio %d\n",
|
|
|
|
master->cs_gpios[i]);
|
|
|
|
goto fail_release_master;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-05-06 04:47:04 +00:00
|
|
|
platform_set_drvdata(pdev, master);
|
|
|
|
|
|
|
|
espi = spi_master_get_devdata(master);
|
|
|
|
|
2013-07-02 17:08:21 +00:00
|
|
|
espi->clk = devm_clk_get(&pdev->dev, NULL);
|
2010-05-06 04:47:04 +00:00
|
|
|
if (IS_ERR(espi->clk)) {
|
|
|
|
dev_err(&pdev->dev, "unable to get spi clock\n");
|
|
|
|
error = PTR_ERR(espi->clk);
|
|
|
|
goto fail_release_master;
|
|
|
|
}
|
|
|
|
|
|
|
|
init_completion(&espi->wait);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Calculate maximum and minimum supported clock rates
|
|
|
|
* for the controller.
|
|
|
|
*/
|
2014-02-08 15:52:26 +00:00
|
|
|
master->max_speed_hz = clk_get_rate(espi->clk) / 2;
|
|
|
|
master->min_speed_hz = clk_get_rate(espi->clk) / (254 * 256);
|
2010-05-06 04:47:04 +00:00
|
|
|
espi->pdev = pdev;
|
|
|
|
|
2011-05-29 10:10:06 +00:00
|
|
|
espi->sspdr_phys = res->start + SSPDR;
|
2012-05-09 14:26:26 +00:00
|
|
|
|
2017-08-08 20:51:25 +00:00
|
|
|
espi->mmio = devm_ioremap_resource(&pdev->dev, res);
|
|
|
|
if (IS_ERR(espi->mmio)) {
|
|
|
|
error = PTR_ERR(espi->mmio);
|
2013-07-02 17:08:21 +00:00
|
|
|
goto fail_release_master;
|
2010-05-06 04:47:04 +00:00
|
|
|
}
|
|
|
|
|
2012-05-09 14:26:26 +00:00
|
|
|
error = devm_request_irq(&pdev->dev, irq, ep93xx_spi_interrupt,
|
|
|
|
0, "ep93xx-spi", espi);
|
2010-05-06 04:47:04 +00:00
|
|
|
if (error) {
|
|
|
|
dev_err(&pdev->dev, "failed to request irq\n");
|
2013-07-02 17:08:21 +00:00
|
|
|
goto fail_release_master;
|
2010-05-06 04:47:04 +00:00
|
|
|
}
|
|
|
|
|
2011-05-29 10:10:06 +00:00
|
|
|
if (info->use_dma && ep93xx_spi_setup_dma(espi))
|
|
|
|
dev_warn(&pdev->dev, "DMA setup failed. Falling back to PIO\n");
|
|
|
|
|
2010-05-06 04:47:04 +00:00
|
|
|
/* make sure that the hardware is disabled */
|
2017-08-08 20:51:26 +00:00
|
|
|
writel(0, espi->mmio + SSPCR1);
|
2010-05-06 04:47:04 +00:00
|
|
|
|
2013-09-24 04:30:41 +00:00
|
|
|
error = devm_spi_register_master(&pdev->dev, master);
|
2010-05-06 04:47:04 +00:00
|
|
|
if (error) {
|
|
|
|
dev_err(&pdev->dev, "failed to register SPI master\n");
|
2013-07-08 16:12:37 +00:00
|
|
|
goto fail_free_dma;
|
2010-05-06 04:47:04 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
dev_info(&pdev->dev, "EP93xx SPI Controller at 0x%08lx irq %d\n",
|
2012-05-09 14:26:26 +00:00
|
|
|
(unsigned long)res->start, irq);
|
2010-05-06 04:47:04 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
2011-05-29 10:10:06 +00:00
|
|
|
fail_free_dma:
|
|
|
|
ep93xx_spi_release_dma(espi);
|
2010-05-06 04:47:04 +00:00
|
|
|
fail_release_master:
|
|
|
|
spi_master_put(master);
|
|
|
|
|
|
|
|
return error;
|
|
|
|
}
|
|
|
|
|
2012-12-07 16:57:14 +00:00
|
|
|
static int ep93xx_spi_remove(struct platform_device *pdev)
|
2010-05-06 04:47:04 +00:00
|
|
|
{
|
|
|
|
struct spi_master *master = platform_get_drvdata(pdev);
|
|
|
|
struct ep93xx_spi *espi = spi_master_get_devdata(master);
|
|
|
|
|
2011-05-29 10:10:06 +00:00
|
|
|
ep93xx_spi_release_dma(espi);
|
2010-05-06 04:47:04 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct platform_driver ep93xx_spi_driver = {
|
|
|
|
.driver = {
|
|
|
|
.name = "ep93xx-spi",
|
|
|
|
},
|
2011-10-05 17:29:49 +00:00
|
|
|
.probe = ep93xx_spi_probe,
|
2012-12-07 16:57:14 +00:00
|
|
|
.remove = ep93xx_spi_remove,
|
2010-05-06 04:47:04 +00:00
|
|
|
};
|
2011-10-05 17:29:49 +00:00
|
|
|
module_platform_driver(ep93xx_spi_driver);
|
2010-05-06 04:47:04 +00:00
|
|
|
|
|
|
|
MODULE_DESCRIPTION("EP93xx SPI Controller driver");
|
|
|
|
MODULE_AUTHOR("Mika Westerberg <mika.westerberg@iki.fi>");
|
|
|
|
MODULE_LICENSE("GPL");
|
|
|
|
MODULE_ALIAS("platform:ep93xx-spi");
|