2012-08-20 10:05:35 +00:00
|
|
|
/*
|
2016-09-19 04:38:54 +00:00
|
|
|
* Copyright (c) 2012-2016 Zhang, Keguang <keguang.zhang@gmail.com>
|
2012-08-20 10:05:35 +00:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License as published by the
|
|
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
|
|
* option) any later version.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/clkdev.h>
|
|
|
|
#include <linux/clk-provider.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/err.h>
|
|
|
|
|
|
|
|
#include <loongson1.h>
|
2016-09-19 04:38:54 +00:00
|
|
|
#include "clk.h"
|
2012-08-20 10:05:35 +00:00
|
|
|
|
2014-10-10 03:42:51 +00:00
|
|
|
#define OSC (33 * 1000000)
|
|
|
|
#define DIV_APB 2
|
2012-08-20 10:05:35 +00:00
|
|
|
|
|
|
|
static DEFINE_SPINLOCK(_lock);
|
|
|
|
|
|
|
|
static unsigned long ls1x_pll_recalc_rate(struct clk_hw *hw,
|
2014-10-10 03:42:51 +00:00
|
|
|
unsigned long parent_rate)
|
2012-08-20 10:05:35 +00:00
|
|
|
{
|
|
|
|
u32 pll, rate;
|
|
|
|
|
|
|
|
pll = __raw_readl(LS1X_CLK_PLL_FREQ);
|
2014-10-10 03:42:51 +00:00
|
|
|
rate = 12 + (pll & 0x3f) + (((pll >> 8) & 0x3ff) >> 10);
|
2012-08-20 10:05:35 +00:00
|
|
|
rate *= OSC;
|
|
|
|
rate >>= 1;
|
|
|
|
|
|
|
|
return rate;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct clk_ops ls1x_pll_clk_ops = {
|
|
|
|
.recalc_rate = ls1x_pll_recalc_rate,
|
|
|
|
};
|
|
|
|
|
2015-04-28 04:46:22 +00:00
|
|
|
static const char * const cpu_parents[] = { "cpu_clk_div", "osc_33m_clk", };
|
|
|
|
static const char * const ahb_parents[] = { "ahb_clk_div", "osc_33m_clk", };
|
|
|
|
static const char * const dc_parents[] = { "dc_clk_div", "osc_33m_clk", };
|
2014-10-10 03:42:51 +00:00
|
|
|
|
2012-08-20 10:05:35 +00:00
|
|
|
void __init ls1x_clk_init(void)
|
|
|
|
{
|
2016-06-01 23:15:15 +00:00
|
|
|
struct clk_hw *hw;
|
2012-08-20 10:05:35 +00:00
|
|
|
|
2016-06-01 23:15:15 +00:00
|
|
|
hw = clk_hw_register_fixed_rate(NULL, "osc_33m_clk", NULL, 0, OSC);
|
|
|
|
clk_hw_register_clkdev(hw, "osc_33m_clk", NULL);
|
2014-10-10 03:42:51 +00:00
|
|
|
|
|
|
|
/* clock derived from 33 MHz OSC clk */
|
2016-09-19 04:38:54 +00:00
|
|
|
hw = clk_hw_register_pll(NULL, "pll_clk", "osc_33m_clk",
|
|
|
|
&ls1x_pll_clk_ops, 0);
|
2016-06-01 23:15:15 +00:00
|
|
|
clk_hw_register_clkdev(hw, "pll_clk", NULL);
|
2014-10-10 03:42:51 +00:00
|
|
|
|
|
|
|
/* clock derived from PLL clk */
|
|
|
|
/* _____
|
|
|
|
* _______________________| |
|
|
|
|
* OSC ___/ | MUX |___ CPU CLK
|
|
|
|
* \___ PLL ___ CPU DIV ___| |
|
|
|
|
* |_____|
|
|
|
|
*/
|
2016-06-01 23:15:15 +00:00
|
|
|
hw = clk_hw_register_divider(NULL, "cpu_clk_div", "pll_clk",
|
2014-10-10 03:42:51 +00:00
|
|
|
CLK_GET_RATE_NOCACHE, LS1X_CLK_PLL_DIV,
|
|
|
|
DIV_CPU_SHIFT, DIV_CPU_WIDTH,
|
|
|
|
CLK_DIVIDER_ONE_BASED |
|
|
|
|
CLK_DIVIDER_ROUND_CLOSEST, &_lock);
|
2016-06-01 23:15:15 +00:00
|
|
|
clk_hw_register_clkdev(hw, "cpu_clk_div", NULL);
|
|
|
|
hw = clk_hw_register_mux(NULL, "cpu_clk", cpu_parents,
|
2014-10-10 03:42:51 +00:00
|
|
|
ARRAY_SIZE(cpu_parents),
|
|
|
|
CLK_SET_RATE_NO_REPARENT, LS1X_CLK_PLL_DIV,
|
|
|
|
BYPASS_CPU_SHIFT, BYPASS_CPU_WIDTH, 0, &_lock);
|
2016-06-01 23:15:15 +00:00
|
|
|
clk_hw_register_clkdev(hw, "cpu_clk", NULL);
|
2014-10-10 03:42:51 +00:00
|
|
|
|
|
|
|
/* _____
|
|
|
|
* _______________________| |
|
|
|
|
* OSC ___/ | MUX |___ DC CLK
|
|
|
|
* \___ PLL ___ DC DIV ___| |
|
|
|
|
* |_____|
|
|
|
|
*/
|
2016-06-01 23:15:15 +00:00
|
|
|
hw = clk_hw_register_divider(NULL, "dc_clk_div", "pll_clk",
|
2014-10-10 03:42:51 +00:00
|
|
|
0, LS1X_CLK_PLL_DIV, DIV_DC_SHIFT,
|
|
|
|
DIV_DC_WIDTH, CLK_DIVIDER_ONE_BASED, &_lock);
|
2016-06-01 23:15:15 +00:00
|
|
|
clk_hw_register_clkdev(hw, "dc_clk_div", NULL);
|
|
|
|
hw = clk_hw_register_mux(NULL, "dc_clk", dc_parents,
|
2014-10-10 03:42:51 +00:00
|
|
|
ARRAY_SIZE(dc_parents),
|
|
|
|
CLK_SET_RATE_NO_REPARENT, LS1X_CLK_PLL_DIV,
|
|
|
|
BYPASS_DC_SHIFT, BYPASS_DC_WIDTH, 0, &_lock);
|
2016-06-01 23:15:15 +00:00
|
|
|
clk_hw_register_clkdev(hw, "dc_clk", NULL);
|
2014-10-10 03:42:51 +00:00
|
|
|
|
|
|
|
/* _____
|
|
|
|
* _______________________| |
|
|
|
|
* OSC ___/ | MUX |___ DDR CLK
|
|
|
|
* \___ PLL ___ DDR DIV ___| |
|
|
|
|
* |_____|
|
|
|
|
*/
|
2016-06-01 23:15:15 +00:00
|
|
|
hw = clk_hw_register_divider(NULL, "ahb_clk_div", "pll_clk",
|
2014-10-10 03:42:51 +00:00
|
|
|
0, LS1X_CLK_PLL_DIV, DIV_DDR_SHIFT,
|
|
|
|
DIV_DDR_WIDTH, CLK_DIVIDER_ONE_BASED,
|
|
|
|
&_lock);
|
2016-06-01 23:15:15 +00:00
|
|
|
clk_hw_register_clkdev(hw, "ahb_clk_div", NULL);
|
|
|
|
hw = clk_hw_register_mux(NULL, "ahb_clk", ahb_parents,
|
2014-10-10 03:42:51 +00:00
|
|
|
ARRAY_SIZE(ahb_parents),
|
|
|
|
CLK_SET_RATE_NO_REPARENT, LS1X_CLK_PLL_DIV,
|
|
|
|
BYPASS_DDR_SHIFT, BYPASS_DDR_WIDTH, 0, &_lock);
|
2016-06-01 23:15:15 +00:00
|
|
|
clk_hw_register_clkdev(hw, "ahb_clk", NULL);
|
|
|
|
clk_hw_register_clkdev(hw, "stmmaceth", NULL);
|
2012-08-20 10:05:35 +00:00
|
|
|
|
2014-10-10 03:42:51 +00:00
|
|
|
/* clock derived from AHB clk */
|
|
|
|
/* APB clk is always half of the AHB clk */
|
2016-06-01 23:15:15 +00:00
|
|
|
hw = clk_hw_register_fixed_factor(NULL, "apb_clk", "ahb_clk", 0, 1,
|
2014-10-10 03:42:51 +00:00
|
|
|
DIV_APB);
|
2016-06-01 23:15:15 +00:00
|
|
|
clk_hw_register_clkdev(hw, "apb_clk", NULL);
|
|
|
|
clk_hw_register_clkdev(hw, "ls1x_i2c", NULL);
|
|
|
|
clk_hw_register_clkdev(hw, "ls1x_pwmtimer", NULL);
|
|
|
|
clk_hw_register_clkdev(hw, "ls1x_spi", NULL);
|
|
|
|
clk_hw_register_clkdev(hw, "ls1x_wdt", NULL);
|
|
|
|
clk_hw_register_clkdev(hw, "serial8250", NULL);
|
2012-08-20 10:05:35 +00:00
|
|
|
}
|