2018-07-02 06:25:11 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
|
|
|
//
|
|
|
|
// Copyright (C) 2013, Analog Devices Inc.
|
|
|
|
// Author: Lars-Peter Clausen <lars@metafoo.de>
|
|
|
|
|
2013-04-15 17:19:50 +00:00
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/dmaengine.h>
|
|
|
|
#include <linux/slab.h>
|
|
|
|
#include <sound/pcm.h>
|
|
|
|
#include <sound/pcm_params.h>
|
|
|
|
#include <sound/soc.h>
|
|
|
|
#include <linux/dma-mapping.h>
|
|
|
|
#include <linux/of.h>
|
|
|
|
|
|
|
|
#include <sound/dmaengine_pcm.h>
|
|
|
|
|
2021-09-23 10:50:46 +00:00
|
|
|
static unsigned int prealloc_buffer_size_kbytes = 512;
|
|
|
|
module_param(prealloc_buffer_size_kbytes, uint, 0444);
|
|
|
|
MODULE_PARM_DESC(prealloc_buffer_size_kbytes, "Preallocate DMA buffer size (KB).");
|
|
|
|
|
2015-04-27 10:44:25 +00:00
|
|
|
/*
|
|
|
|
* The platforms dmaengine driver does not support reporting the amount of
|
|
|
|
* bytes that are still left to transfer.
|
|
|
|
*/
|
|
|
|
#define SND_DMAENGINE_PCM_FLAG_NO_RESIDUE BIT(31)
|
|
|
|
|
2013-10-08 13:07:59 +00:00
|
|
|
static struct device *dmaengine_dma_dev(struct dmaengine_pcm *pcm,
|
|
|
|
struct snd_pcm_substream *substream)
|
|
|
|
{
|
|
|
|
if (!pcm->chan[substream->stream])
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
return pcm->chan[substream->stream]->device->dev;
|
|
|
|
}
|
|
|
|
|
2013-04-15 17:19:50 +00:00
|
|
|
/**
|
|
|
|
* snd_dmaengine_pcm_prepare_slave_config() - Generic prepare_slave_config callback
|
|
|
|
* @substream: PCM substream
|
|
|
|
* @params: hw_params
|
|
|
|
* @slave_config: DMA slave config to prepare
|
|
|
|
*
|
|
|
|
* This function can be used as a generic prepare_slave_config callback for
|
|
|
|
* platforms which make use of the snd_dmaengine_dai_dma_data struct for their
|
|
|
|
* DAI DMA data. Internally the function will first call
|
|
|
|
* snd_hwparams_to_dma_slave_config to fill in the slave config based on the
|
2023-09-22 16:15:47 +00:00
|
|
|
* hw_params, followed by snd_dmaengine_pcm_set_config_from_dai_data to fill in
|
|
|
|
* the remaining fields based on the DAI DMA data.
|
2013-04-15 17:19:50 +00:00
|
|
|
*/
|
|
|
|
int snd_dmaengine_pcm_prepare_slave_config(struct snd_pcm_substream *substream,
|
|
|
|
struct snd_pcm_hw_params *params, struct dma_slave_config *slave_config)
|
|
|
|
{
|
2023-09-11 23:52:23 +00:00
|
|
|
struct snd_soc_pcm_runtime *rtd = snd_soc_substream_to_rtd(substream);
|
2013-04-15 17:19:50 +00:00
|
|
|
struct snd_dmaengine_dai_dma_data *dma_data;
|
|
|
|
int ret;
|
|
|
|
|
2022-09-20 06:32:16 +00:00
|
|
|
if (rtd->dai_link->num_cpus > 1) {
|
2020-02-25 13:39:16 +00:00
|
|
|
dev_err(rtd->dev,
|
|
|
|
"%s doesn't support Multi CPU yet\n", __func__);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2023-09-11 23:52:23 +00:00
|
|
|
dma_data = snd_soc_dai_get_dma_data(snd_soc_rtd_to_cpu(rtd, 0), substream);
|
2013-04-15 17:19:50 +00:00
|
|
|
|
|
|
|
ret = snd_hwparams_to_dma_slave_config(substream, params, slave_config);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
snd_dmaengine_pcm_set_config_from_dai_data(substream, dma_data,
|
|
|
|
slave_config);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(snd_dmaengine_pcm_prepare_slave_config);
|
|
|
|
|
2019-10-02 05:35:00 +00:00
|
|
|
static int dmaengine_pcm_hw_params(struct snd_soc_component *component,
|
|
|
|
struct snd_pcm_substream *substream,
|
|
|
|
struct snd_pcm_hw_params *params)
|
2013-04-15 17:19:50 +00:00
|
|
|
{
|
2018-01-29 02:41:09 +00:00
|
|
|
struct dmaengine_pcm *pcm = soc_component_to_pcm(component);
|
2013-04-15 17:19:50 +00:00
|
|
|
struct dma_chan *chan = snd_dmaengine_pcm_get_chan(substream);
|
|
|
|
struct dma_slave_config slave_config;
|
2022-05-02 13:13:35 +00:00
|
|
|
int ret;
|
2013-04-15 17:19:50 +00:00
|
|
|
|
2022-05-02 13:13:35 +00:00
|
|
|
if (!pcm->config->prepare_slave_config)
|
|
|
|
return 0;
|
2013-10-08 13:08:00 +00:00
|
|
|
|
2022-05-02 13:13:35 +00:00
|
|
|
memset(&slave_config, 0, sizeof(slave_config));
|
2013-04-15 17:19:50 +00:00
|
|
|
|
2022-05-02 13:13:35 +00:00
|
|
|
ret = pcm->config->prepare_slave_config(substream, params, &slave_config);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2013-04-15 17:19:50 +00:00
|
|
|
|
2022-05-02 13:13:35 +00:00
|
|
|
return dmaengine_slave_config(chan, &slave_config);
|
2013-04-15 17:19:50 +00:00
|
|
|
}
|
|
|
|
|
2019-10-02 05:35:00 +00:00
|
|
|
static int
|
|
|
|
dmaengine_pcm_set_runtime_hwparams(struct snd_soc_component *component,
|
|
|
|
struct snd_pcm_substream *substream)
|
2013-04-15 17:19:50 +00:00
|
|
|
{
|
2023-09-11 23:52:23 +00:00
|
|
|
struct snd_soc_pcm_runtime *rtd = snd_soc_substream_to_rtd(substream);
|
2018-01-29 02:41:09 +00:00
|
|
|
struct dmaengine_pcm *pcm = soc_component_to_pcm(component);
|
2013-10-08 13:07:59 +00:00
|
|
|
struct device *dma_dev = dmaengine_dma_dev(pcm, substream);
|
2013-04-15 17:19:50 +00:00
|
|
|
struct dma_chan *chan = pcm->chan[substream->stream];
|
2013-10-08 13:07:59 +00:00
|
|
|
struct snd_dmaengine_dai_dma_data *dma_data;
|
|
|
|
struct snd_pcm_hardware hw;
|
2013-04-15 17:19:50 +00:00
|
|
|
|
2022-09-20 06:32:16 +00:00
|
|
|
if (rtd->dai_link->num_cpus > 1) {
|
2020-02-25 13:39:16 +00:00
|
|
|
dev_err(rtd->dev,
|
|
|
|
"%s doesn't support Multi CPU yet\n", __func__);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
|
2022-05-02 13:13:35 +00:00
|
|
|
if (pcm->config->pcm_hardware)
|
2013-10-08 13:07:59 +00:00
|
|
|
return snd_soc_set_runtime_hwparams(substream,
|
2013-04-15 17:19:50 +00:00
|
|
|
pcm->config->pcm_hardware);
|
|
|
|
|
2023-09-11 23:52:23 +00:00
|
|
|
dma_data = snd_soc_dai_get_dma_data(snd_soc_rtd_to_cpu(rtd, 0), substream);
|
2013-10-08 13:07:59 +00:00
|
|
|
|
|
|
|
memset(&hw, 0, sizeof(hw));
|
|
|
|
hw.info = SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_MMAP_VALID |
|
|
|
|
SNDRV_PCM_INFO_INTERLEAVED;
|
|
|
|
hw.periods_min = 2;
|
|
|
|
hw.periods_max = UINT_MAX;
|
2022-03-01 11:34:46 +00:00
|
|
|
hw.period_bytes_min = dma_data->maxburst * DMA_SLAVE_BUSWIDTH_8_BYTES;
|
|
|
|
if (!hw.period_bytes_min)
|
|
|
|
hw.period_bytes_min = 256;
|
2013-10-08 13:07:59 +00:00
|
|
|
hw.period_bytes_max = dma_get_max_seg_size(dma_dev);
|
|
|
|
hw.buffer_bytes_max = SIZE_MAX;
|
|
|
|
hw.fifo_size = dma_data->fifo_size;
|
|
|
|
|
2013-11-30 17:00:45 +00:00
|
|
|
if (pcm->flags & SND_DMAENGINE_PCM_FLAG_NO_RESIDUE)
|
|
|
|
hw.info |= SNDRV_PCM_INFO_BATCH;
|
|
|
|
|
2020-01-20 07:28:06 +00:00
|
|
|
/**
|
|
|
|
* FIXME: Remove the return value check to align with the code
|
|
|
|
* before adding snd_dmaengine_pcm_refine_runtime_hwparams
|
|
|
|
* function.
|
|
|
|
*/
|
|
|
|
snd_dmaengine_pcm_refine_runtime_hwparams(substream,
|
|
|
|
dma_data,
|
|
|
|
&hw,
|
|
|
|
chan);
|
2013-10-08 13:07:59 +00:00
|
|
|
|
|
|
|
return snd_soc_set_runtime_hwparams(substream, &hw);
|
2013-04-15 17:19:50 +00:00
|
|
|
}
|
|
|
|
|
2019-10-02 05:35:00 +00:00
|
|
|
static int dmaengine_pcm_open(struct snd_soc_component *component,
|
|
|
|
struct snd_pcm_substream *substream)
|
2013-04-15 17:19:50 +00:00
|
|
|
{
|
2018-01-29 02:41:09 +00:00
|
|
|
struct dmaengine_pcm *pcm = soc_component_to_pcm(component);
|
2013-10-08 13:07:59 +00:00
|
|
|
struct dma_chan *chan = pcm->chan[substream->stream];
|
|
|
|
int ret;
|
2013-04-15 17:19:50 +00:00
|
|
|
|
2019-10-02 05:35:00 +00:00
|
|
|
ret = dmaengine_pcm_set_runtime_hwparams(component, substream);
|
2013-10-08 13:07:59 +00:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
return snd_dmaengine_pcm_open(substream, chan);
|
2013-04-15 17:19:50 +00:00
|
|
|
}
|
|
|
|
|
2019-10-02 05:35:00 +00:00
|
|
|
static int dmaengine_pcm_close(struct snd_soc_component *component,
|
|
|
|
struct snd_pcm_substream *substream)
|
|
|
|
{
|
|
|
|
return snd_dmaengine_pcm_close(substream);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int dmaengine_pcm_trigger(struct snd_soc_component *component,
|
|
|
|
struct snd_pcm_substream *substream, int cmd)
|
|
|
|
{
|
|
|
|
return snd_dmaengine_pcm_trigger(substream, cmd);
|
|
|
|
}
|
|
|
|
|
2013-04-15 17:19:51 +00:00
|
|
|
static struct dma_chan *dmaengine_pcm_compat_request_channel(
|
2019-10-02 05:35:00 +00:00
|
|
|
struct snd_soc_component *component,
|
2013-04-15 17:19:51 +00:00
|
|
|
struct snd_soc_pcm_runtime *rtd,
|
|
|
|
struct snd_pcm_substream *substream)
|
|
|
|
{
|
2018-01-29 02:41:09 +00:00
|
|
|
struct dmaengine_pcm *pcm = soc_component_to_pcm(component);
|
2013-10-19 20:38:26 +00:00
|
|
|
struct snd_dmaengine_dai_dma_data *dma_data;
|
|
|
|
|
2022-09-20 06:32:16 +00:00
|
|
|
if (rtd->dai_link->num_cpus > 1) {
|
2020-02-25 13:39:16 +00:00
|
|
|
dev_err(rtd->dev,
|
|
|
|
"%s doesn't support Multi CPU yet\n", __func__);
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
2023-09-11 23:52:23 +00:00
|
|
|
dma_data = snd_soc_dai_get_dma_data(snd_soc_rtd_to_cpu(rtd, 0), substream);
|
2013-04-15 17:19:51 +00:00
|
|
|
|
2013-04-20 17:29:00 +00:00
|
|
|
if ((pcm->flags & SND_DMAENGINE_PCM_FLAG_HALF_DUPLEX) && pcm->chan[0])
|
|
|
|
return pcm->chan[0];
|
|
|
|
|
2022-05-02 13:13:35 +00:00
|
|
|
if (pcm->config->compat_request_channel)
|
2013-04-15 17:19:51 +00:00
|
|
|
return pcm->config->compat_request_channel(rtd, substream);
|
|
|
|
|
2022-05-02 13:13:35 +00:00
|
|
|
return snd_dmaengine_pcm_request_channel(pcm->config->compat_filter_fn,
|
|
|
|
dma_data->filter_data);
|
2013-04-15 17:19:51 +00:00
|
|
|
}
|
|
|
|
|
2015-04-27 10:44:25 +00:00
|
|
|
static bool dmaengine_pcm_can_report_residue(struct device *dev,
|
|
|
|
struct dma_chan *chan)
|
2014-01-11 13:02:19 +00:00
|
|
|
{
|
|
|
|
struct dma_slave_caps dma_caps;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = dma_get_slave_caps(chan, &dma_caps);
|
2015-04-27 10:44:25 +00:00
|
|
|
if (ret != 0) {
|
|
|
|
dev_warn(dev, "Failed to get DMA channel capabilities, falling back to period counting: %d\n",
|
|
|
|
ret);
|
|
|
|
return false;
|
|
|
|
}
|
2014-01-11 13:02:19 +00:00
|
|
|
|
|
|
|
if (dma_caps.residue_granularity == DMA_RESIDUE_GRANULARITY_DESCRIPTOR)
|
|
|
|
return false;
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2019-10-02 05:35:00 +00:00
|
|
|
static int dmaengine_pcm_new(struct snd_soc_component *component,
|
|
|
|
struct snd_soc_pcm_runtime *rtd)
|
2013-04-15 17:19:50 +00:00
|
|
|
{
|
2018-01-29 02:41:09 +00:00
|
|
|
struct dmaengine_pcm *pcm = soc_component_to_pcm(component);
|
2013-04-15 17:19:50 +00:00
|
|
|
const struct snd_dmaengine_pcm_config *config = pcm->config;
|
2018-01-29 02:41:09 +00:00
|
|
|
struct device *dev = component->dev;
|
2013-10-08 13:08:00 +00:00
|
|
|
size_t prealloc_buffer_size;
|
|
|
|
size_t max_buffer_size;
|
2013-04-15 17:19:50 +00:00
|
|
|
unsigned int i;
|
|
|
|
|
2022-05-02 13:13:35 +00:00
|
|
|
if (config->prealloc_buffer_size)
|
2013-10-08 13:08:00 +00:00
|
|
|
prealloc_buffer_size = config->prealloc_buffer_size;
|
2022-01-20 02:44:02 +00:00
|
|
|
else
|
2021-09-23 10:50:46 +00:00
|
|
|
prealloc_buffer_size = prealloc_buffer_size_kbytes * 1024;
|
2022-01-20 02:44:02 +00:00
|
|
|
|
2022-05-02 13:13:35 +00:00
|
|
|
if (config->pcm_hardware && config->pcm_hardware->buffer_bytes_max)
|
2022-01-20 02:44:02 +00:00
|
|
|
max_buffer_size = config->pcm_hardware->buffer_bytes_max;
|
|
|
|
else
|
2013-10-08 13:08:00 +00:00
|
|
|
max_buffer_size = SIZE_MAX;
|
|
|
|
|
2020-02-17 08:28:32 +00:00
|
|
|
for_each_pcm_streams(i) {
|
2021-08-16 04:55:51 +00:00
|
|
|
struct snd_pcm_substream *substream = rtd->pcm->streams[i].substream;
|
2013-04-15 17:19:50 +00:00
|
|
|
if (!substream)
|
|
|
|
continue;
|
|
|
|
|
2022-05-02 13:13:35 +00:00
|
|
|
if (!pcm->chan[i] && config->chan_names[i])
|
2017-01-17 13:16:41 +00:00
|
|
|
pcm->chan[i] = dma_request_slave_channel(dev,
|
2019-02-14 15:45:55 +00:00
|
|
|
config->chan_names[i]);
|
2017-01-17 13:16:41 +00:00
|
|
|
|
2013-04-20 17:29:00 +00:00
|
|
|
if (!pcm->chan[i] && (pcm->flags & SND_DMAENGINE_PCM_FLAG_COMPAT)) {
|
2019-10-02 05:35:00 +00:00
|
|
|
pcm->chan[i] = dmaengine_pcm_compat_request_channel(
|
|
|
|
component, rtd, substream);
|
2013-04-15 17:19:51 +00:00
|
|
|
}
|
|
|
|
|
2013-04-15 17:19:50 +00:00
|
|
|
if (!pcm->chan[i]) {
|
2018-01-29 02:41:09 +00:00
|
|
|
dev_err(component->dev,
|
2013-04-15 17:19:50 +00:00
|
|
|
"Missing dma channel for stream: %d\n", i);
|
2015-01-02 12:56:07 +00:00
|
|
|
return -EINVAL;
|
2013-04-15 17:19:50 +00:00
|
|
|
}
|
|
|
|
|
2019-12-10 14:26:01 +00:00
|
|
|
snd_pcm_set_managed_buffer(substream,
|
2013-11-07 06:45:16 +00:00
|
|
|
SNDRV_DMA_TYPE_DEV_IRAM,
|
2013-04-15 17:19:50 +00:00
|
|
|
dmaengine_dma_dev(pcm, substream),
|
2013-10-08 13:08:00 +00:00
|
|
|
prealloc_buffer_size,
|
|
|
|
max_buffer_size);
|
2014-01-11 13:02:19 +00:00
|
|
|
|
2015-04-27 10:44:25 +00:00
|
|
|
if (!dmaengine_pcm_can_report_residue(dev, pcm->chan[i]))
|
2014-01-11 13:02:19 +00:00
|
|
|
pcm->flags |= SND_DMAENGINE_PCM_FLAG_NO_RESIDUE;
|
2019-09-06 05:55:24 +00:00
|
|
|
|
|
|
|
if (rtd->pcm->streams[i].pcm->name[0] == '\0') {
|
2019-09-11 08:33:31 +00:00
|
|
|
strscpy_pad(rtd->pcm->streams[i].pcm->name,
|
|
|
|
rtd->pcm->streams[i].pcm->id,
|
|
|
|
sizeof(rtd->pcm->streams[i].pcm->name));
|
2019-09-06 05:55:24 +00:00
|
|
|
}
|
2013-04-15 17:19:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-01-11 13:02:18 +00:00
|
|
|
static snd_pcm_uframes_t dmaengine_pcm_pointer(
|
2019-10-02 05:35:00 +00:00
|
|
|
struct snd_soc_component *component,
|
2014-01-11 13:02:18 +00:00
|
|
|
struct snd_pcm_substream *substream)
|
|
|
|
{
|
2018-01-29 02:41:09 +00:00
|
|
|
struct dmaengine_pcm *pcm = soc_component_to_pcm(component);
|
2014-01-11 13:02:18 +00:00
|
|
|
|
|
|
|
if (pcm->flags & SND_DMAENGINE_PCM_FLAG_NO_RESIDUE)
|
|
|
|
return snd_dmaengine_pcm_pointer_no_residue(substream);
|
|
|
|
else
|
|
|
|
return snd_dmaengine_pcm_pointer(substream);
|
|
|
|
}
|
|
|
|
|
2023-08-15 19:01:32 +00:00
|
|
|
static int dmaengine_copy(struct snd_soc_component *component,
|
|
|
|
struct snd_pcm_substream *substream,
|
|
|
|
int channel, unsigned long hwoff,
|
2023-08-31 13:04:57 +00:00
|
|
|
struct iov_iter *iter, unsigned long bytes)
|
2018-02-19 15:00:36 +00:00
|
|
|
{
|
|
|
|
struct snd_pcm_runtime *runtime = substream->runtime;
|
|
|
|
struct dmaengine_pcm *pcm = soc_component_to_pcm(component);
|
|
|
|
int (*process)(struct snd_pcm_substream *substream,
|
|
|
|
int channel, unsigned long hwoff,
|
2023-08-31 13:04:56 +00:00
|
|
|
unsigned long bytes) = pcm->config->process;
|
2018-02-19 15:00:36 +00:00
|
|
|
bool is_playback = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
|
|
|
|
void *dma_ptr = runtime->dma_area + hwoff +
|
|
|
|
channel * (runtime->dma_bytes / runtime->channels);
|
|
|
|
|
|
|
|
if (is_playback)
|
2023-08-31 13:04:57 +00:00
|
|
|
if (copy_from_iter(dma_ptr, bytes, iter) != bytes)
|
2018-02-19 15:00:36 +00:00
|
|
|
return -EFAULT;
|
|
|
|
|
|
|
|
if (process) {
|
2023-08-31 13:04:56 +00:00
|
|
|
int ret = process(substream, channel, hwoff, bytes);
|
2018-02-19 15:00:36 +00:00
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!is_playback)
|
2023-08-31 13:04:57 +00:00
|
|
|
if (copy_to_iter(dma_ptr, bytes, iter) != bytes)
|
2018-02-19 15:00:36 +00:00
|
|
|
return -EFAULT;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2024-06-11 12:32:55 +00:00
|
|
|
static int dmaengine_pcm_sync_stop(struct snd_soc_component *component,
|
|
|
|
struct snd_pcm_substream *substream)
|
|
|
|
{
|
|
|
|
return snd_dmaengine_pcm_sync_stop(substream);
|
|
|
|
}
|
|
|
|
|
2019-10-02 05:35:00 +00:00
|
|
|
static const struct snd_soc_component_driver dmaengine_pcm_component = {
|
|
|
|
.name = SND_DMAENGINE_PCM_DRV_NAME,
|
|
|
|
.probe_order = SND_SOC_COMP_ORDER_LATE,
|
2013-04-15 17:19:50 +00:00
|
|
|
.open = dmaengine_pcm_open,
|
2019-10-02 05:35:00 +00:00
|
|
|
.close = dmaengine_pcm_close,
|
2013-04-15 17:19:50 +00:00
|
|
|
.hw_params = dmaengine_pcm_hw_params,
|
2019-10-02 05:35:00 +00:00
|
|
|
.trigger = dmaengine_pcm_trigger,
|
2014-01-11 13:02:18 +00:00
|
|
|
.pointer = dmaengine_pcm_pointer,
|
2019-10-02 05:35:00 +00:00
|
|
|
.pcm_construct = dmaengine_pcm_new,
|
2024-06-11 12:32:55 +00:00
|
|
|
.sync_stop = dmaengine_pcm_sync_stop,
|
2013-04-15 17:19:50 +00:00
|
|
|
};
|
|
|
|
|
2019-10-02 05:35:00 +00:00
|
|
|
static const struct snd_soc_component_driver dmaengine_pcm_component_process = {
|
|
|
|
.name = SND_DMAENGINE_PCM_DRV_NAME,
|
|
|
|
.probe_order = SND_SOC_COMP_ORDER_LATE,
|
2018-02-19 15:00:36 +00:00
|
|
|
.open = dmaengine_pcm_open,
|
2019-10-02 05:35:00 +00:00
|
|
|
.close = dmaengine_pcm_close,
|
2018-02-19 15:00:36 +00:00
|
|
|
.hw_params = dmaengine_pcm_hw_params,
|
2019-10-02 05:35:00 +00:00
|
|
|
.trigger = dmaengine_pcm_trigger,
|
2018-02-19 15:00:36 +00:00
|
|
|
.pointer = dmaengine_pcm_pointer,
|
2023-08-15 19:01:32 +00:00
|
|
|
.copy = dmaengine_copy,
|
2019-10-02 05:35:00 +00:00
|
|
|
.pcm_construct = dmaengine_pcm_new,
|
2024-06-11 12:32:55 +00:00
|
|
|
.sync_stop = dmaengine_pcm_sync_stop,
|
2018-02-19 15:00:36 +00:00
|
|
|
};
|
|
|
|
|
2013-04-15 17:19:50 +00:00
|
|
|
static const char * const dmaengine_pcm_dma_channel_names[] = {
|
|
|
|
[SNDRV_PCM_STREAM_PLAYBACK] = "tx",
|
|
|
|
[SNDRV_PCM_STREAM_CAPTURE] = "rx",
|
|
|
|
};
|
|
|
|
|
2013-12-10 18:11:02 +00:00
|
|
|
static int dmaengine_pcm_request_chan_of(struct dmaengine_pcm *pcm,
|
ASoC: dmaengine: add custom DMA config to snd_dmaengine_pcm_config
Add fields to struct snd_dmaengine_pcm_config to allow custom:
- DMA channel names.
This is useful when the default "tx" and "rx" channel names don't
apply, for example if a HW module supports multiple channels, each
having different DMA channel names. This is the case with the FIFOs
in Tegra's AHUB. This new facility can replace
SND_DMAENGINE_PCM_FLAG_CUSTOM_CHANNEL_NAME.
- DMA device
This allows requesting DMA channels for a device other than the device
which is registering the "PCM" driver. This is quite unusual, but is
currently useful on Tegra. In much HW, and in Tegra20, each DAI HW
module contains its own FIFOs which DMA writes to. However, in Tegra30,
the DMA FIFOs were split out AHUB HW module, which then routes the data
through a cross-bar, and into the DAI HW modules. However, the current
ASoC driver structure does not expose this detail, and acts as if the
FIFOs are still part of the DAI HW modules. Consequently, the "PCM"
driver is registered with the DAI HW module, yet the DMA channels must
be looked up in the AHUB HW module's device tree node. This new config
field allows that to happen. Eventually, the Tegra drivers will be
reworked to fully expose the AHUB, and this config field can be
removed.
Signed-off-by: Stephen Warren <swarren@nvidia.com>
Acked-by: Lars-Peter Clausen <lars@metafoo.de>
Signed-off-by: Mark Brown <broonie@linaro.org>
2013-12-03 21:26:34 +00:00
|
|
|
struct device *dev, const struct snd_dmaengine_pcm_config *config)
|
2013-04-20 17:29:00 +00:00
|
|
|
{
|
|
|
|
unsigned int i;
|
2013-12-03 21:26:32 +00:00
|
|
|
const char *name;
|
2013-12-10 18:11:02 +00:00
|
|
|
struct dma_chan *chan;
|
2013-04-20 17:29:00 +00:00
|
|
|
|
2019-02-14 15:45:55 +00:00
|
|
|
if ((pcm->flags & SND_DMAENGINE_PCM_FLAG_NO_DT) || (!dev->of_node &&
|
2022-05-02 13:13:35 +00:00
|
|
|
!(config->dma_dev && config->dma_dev->of_node)))
|
2013-12-10 18:11:02 +00:00
|
|
|
return 0;
|
2013-04-20 17:29:00 +00:00
|
|
|
|
2022-05-02 13:13:35 +00:00
|
|
|
if (config->dma_dev) {
|
ASoC: dmaengine: add custom DMA config to snd_dmaengine_pcm_config
Add fields to struct snd_dmaengine_pcm_config to allow custom:
- DMA channel names.
This is useful when the default "tx" and "rx" channel names don't
apply, for example if a HW module supports multiple channels, each
having different DMA channel names. This is the case with the FIFOs
in Tegra's AHUB. This new facility can replace
SND_DMAENGINE_PCM_FLAG_CUSTOM_CHANNEL_NAME.
- DMA device
This allows requesting DMA channels for a device other than the device
which is registering the "PCM" driver. This is quite unusual, but is
currently useful on Tegra. In much HW, and in Tegra20, each DAI HW
module contains its own FIFOs which DMA writes to. However, in Tegra30,
the DMA FIFOs were split out AHUB HW module, which then routes the data
through a cross-bar, and into the DAI HW modules. However, the current
ASoC driver structure does not expose this detail, and acts as if the
FIFOs are still part of the DAI HW modules. Consequently, the "PCM"
driver is registered with the DAI HW module, yet the DMA channels must
be looked up in the AHUB HW module's device tree node. This new config
field allows that to happen. Eventually, the Tegra drivers will be
reworked to fully expose the AHUB, and this config field can be
removed.
Signed-off-by: Stephen Warren <swarren@nvidia.com>
Acked-by: Lars-Peter Clausen <lars@metafoo.de>
Signed-off-by: Mark Brown <broonie@linaro.org>
2013-12-03 21:26:34 +00:00
|
|
|
/*
|
|
|
|
* If this warning is seen, it probably means that your Linux
|
|
|
|
* device structure does not match your HW device structure.
|
|
|
|
* It would be best to refactor the Linux device structure to
|
|
|
|
* correctly match the HW structure.
|
|
|
|
*/
|
|
|
|
dev_warn(dev, "DMA channels sourced from device %s",
|
|
|
|
dev_name(config->dma_dev));
|
|
|
|
dev = config->dma_dev;
|
|
|
|
}
|
|
|
|
|
2020-02-17 08:28:32 +00:00
|
|
|
for_each_pcm_streams(i) {
|
2013-12-03 21:26:32 +00:00
|
|
|
if (pcm->flags & SND_DMAENGINE_PCM_FLAG_HALF_DUPLEX)
|
|
|
|
name = "rx-tx";
|
|
|
|
else
|
|
|
|
name = dmaengine_pcm_dma_channel_names[i];
|
2022-05-02 13:13:35 +00:00
|
|
|
if (config->chan_names[i])
|
ASoC: dmaengine: add custom DMA config to snd_dmaengine_pcm_config
Add fields to struct snd_dmaengine_pcm_config to allow custom:
- DMA channel names.
This is useful when the default "tx" and "rx" channel names don't
apply, for example if a HW module supports multiple channels, each
having different DMA channel names. This is the case with the FIFOs
in Tegra's AHUB. This new facility can replace
SND_DMAENGINE_PCM_FLAG_CUSTOM_CHANNEL_NAME.
- DMA device
This allows requesting DMA channels for a device other than the device
which is registering the "PCM" driver. This is quite unusual, but is
currently useful on Tegra. In much HW, and in Tegra20, each DAI HW
module contains its own FIFOs which DMA writes to. However, in Tegra30,
the DMA FIFOs were split out AHUB HW module, which then routes the data
through a cross-bar, and into the DAI HW modules. However, the current
ASoC driver structure does not expose this detail, and acts as if the
FIFOs are still part of the DAI HW modules. Consequently, the "PCM"
driver is registered with the DAI HW module, yet the DMA channels must
be looked up in the AHUB HW module's device tree node. This new config
field allows that to happen. Eventually, the Tegra drivers will be
reworked to fully expose the AHUB, and this config field can be
removed.
Signed-off-by: Stephen Warren <swarren@nvidia.com>
Acked-by: Lars-Peter Clausen <lars@metafoo.de>
Signed-off-by: Mark Brown <broonie@linaro.org>
2013-12-03 21:26:34 +00:00
|
|
|
name = config->chan_names[i];
|
2019-11-13 09:54:44 +00:00
|
|
|
chan = dma_request_chan(dev, name);
|
2013-12-10 18:11:02 +00:00
|
|
|
if (IS_ERR(chan)) {
|
2020-10-08 16:11:05 +00:00
|
|
|
/*
|
|
|
|
* Only report probe deferral errors, channels
|
|
|
|
* might not be present for devices that
|
|
|
|
* support only TX or only RX.
|
|
|
|
*/
|
2013-12-11 18:20:50 +00:00
|
|
|
if (PTR_ERR(chan) == -EPROBE_DEFER)
|
2013-12-10 18:11:02 +00:00
|
|
|
return -EPROBE_DEFER;
|
|
|
|
pcm->chan[i] = NULL;
|
|
|
|
} else {
|
|
|
|
pcm->chan[i] = chan;
|
|
|
|
}
|
2013-12-03 21:26:32 +00:00
|
|
|
if (pcm->flags & SND_DMAENGINE_PCM_FLAG_HALF_DUPLEX)
|
|
|
|
break;
|
2013-04-20 17:29:00 +00:00
|
|
|
}
|
2013-12-03 21:26:32 +00:00
|
|
|
|
|
|
|
if (pcm->flags & SND_DMAENGINE_PCM_FLAG_HALF_DUPLEX)
|
|
|
|
pcm->chan[1] = pcm->chan[0];
|
2013-12-10 18:11:02 +00:00
|
|
|
|
|
|
|
return 0;
|
2013-04-20 17:29:00 +00:00
|
|
|
}
|
|
|
|
|
2013-12-03 21:26:33 +00:00
|
|
|
static void dmaengine_pcm_release_chan(struct dmaengine_pcm *pcm)
|
|
|
|
{
|
|
|
|
unsigned int i;
|
|
|
|
|
2020-02-17 08:28:32 +00:00
|
|
|
for_each_pcm_streams(i) {
|
2013-12-03 21:26:33 +00:00
|
|
|
if (!pcm->chan[i])
|
|
|
|
continue;
|
|
|
|
dma_release_channel(pcm->chan[i]);
|
|
|
|
if (pcm->flags & SND_DMAENGINE_PCM_FLAG_HALF_DUPLEX)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2022-05-02 13:13:35 +00:00
|
|
|
static const struct snd_dmaengine_pcm_config snd_dmaengine_pcm_default_config = {
|
|
|
|
.prepare_slave_config = snd_dmaengine_pcm_prepare_slave_config,
|
|
|
|
};
|
|
|
|
|
2013-04-15 17:19:50 +00:00
|
|
|
/**
|
|
|
|
* snd_dmaengine_pcm_register - Register a dmaengine based PCM device
|
|
|
|
* @dev: The parent device for the PCM device
|
|
|
|
* @config: Platform specific PCM configuration
|
|
|
|
* @flags: Platform specific quirks
|
|
|
|
*/
|
|
|
|
int snd_dmaengine_pcm_register(struct device *dev,
|
|
|
|
const struct snd_dmaengine_pcm_config *config, unsigned int flags)
|
|
|
|
{
|
2020-07-31 14:41:46 +00:00
|
|
|
const struct snd_soc_component_driver *driver;
|
2013-04-15 17:19:50 +00:00
|
|
|
struct dmaengine_pcm *pcm;
|
2013-12-03 21:26:33 +00:00
|
|
|
int ret;
|
2013-04-15 17:19:50 +00:00
|
|
|
|
|
|
|
pcm = kzalloc(sizeof(*pcm), GFP_KERNEL);
|
|
|
|
if (!pcm)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
2018-02-21 17:57:33 +00:00
|
|
|
#ifdef CONFIG_DEBUG_FS
|
|
|
|
pcm->component.debugfs_prefix = "dma";
|
|
|
|
#endif
|
2022-05-02 13:13:35 +00:00
|
|
|
if (!config)
|
|
|
|
config = &snd_dmaengine_pcm_default_config;
|
2013-04-15 17:19:50 +00:00
|
|
|
pcm->config = config;
|
2013-04-20 17:29:00 +00:00
|
|
|
pcm->flags = flags;
|
2013-04-15 17:19:50 +00:00
|
|
|
|
2024-03-19 08:22:36 +00:00
|
|
|
if (config->name)
|
|
|
|
pcm->component.name = config->name;
|
|
|
|
|
2013-12-10 18:11:02 +00:00
|
|
|
ret = dmaengine_pcm_request_chan_of(pcm, dev, config);
|
|
|
|
if (ret)
|
2018-02-26 18:55:25 +00:00
|
|
|
goto err_free_dma;
|
2013-04-15 17:19:50 +00:00
|
|
|
|
2022-05-02 13:13:35 +00:00
|
|
|
if (config->process)
|
2020-07-31 14:41:46 +00:00
|
|
|
driver = &dmaengine_pcm_component_process;
|
2018-02-19 15:00:36 +00:00
|
|
|
else
|
2020-07-31 14:41:46 +00:00
|
|
|
driver = &dmaengine_pcm_component;
|
|
|
|
|
|
|
|
ret = snd_soc_component_initialize(&pcm->component, driver, dev);
|
|
|
|
if (ret)
|
|
|
|
goto err_free_dma;
|
|
|
|
|
|
|
|
ret = snd_soc_add_component(&pcm->component, NULL, 0);
|
2013-12-03 21:26:33 +00:00
|
|
|
if (ret)
|
|
|
|
goto err_free_dma;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
err_free_dma:
|
|
|
|
dmaengine_pcm_release_chan(pcm);
|
|
|
|
kfree(pcm);
|
|
|
|
return ret;
|
2013-04-15 17:19:50 +00:00
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(snd_dmaengine_pcm_register);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* snd_dmaengine_pcm_unregister - Removes a dmaengine based PCM device
|
|
|
|
* @dev: Parent device the PCM was register with
|
|
|
|
*
|
|
|
|
* Removes a dmaengine based PCM device previously registered with
|
|
|
|
* snd_dmaengine_pcm_register.
|
|
|
|
*/
|
|
|
|
void snd_dmaengine_pcm_unregister(struct device *dev)
|
|
|
|
{
|
2018-01-29 02:41:09 +00:00
|
|
|
struct snd_soc_component *component;
|
2013-04-15 17:19:50 +00:00
|
|
|
struct dmaengine_pcm *pcm;
|
|
|
|
|
2018-01-29 02:41:09 +00:00
|
|
|
component = snd_soc_lookup_component(dev, SND_DMAENGINE_PCM_DRV_NAME);
|
|
|
|
if (!component)
|
2013-04-15 17:19:50 +00:00
|
|
|
return;
|
|
|
|
|
2018-01-29 02:41:09 +00:00
|
|
|
pcm = soc_component_to_pcm(component);
|
2013-04-15 17:19:50 +00:00
|
|
|
|
2020-07-07 07:42:37 +00:00
|
|
|
snd_soc_unregister_component_by_driver(dev, component->driver);
|
2013-12-03 21:26:33 +00:00
|
|
|
dmaengine_pcm_release_chan(pcm);
|
2013-04-15 17:19:50 +00:00
|
|
|
kfree(pcm);
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL_GPL(snd_dmaengine_pcm_unregister);
|
|
|
|
|
2024-05-08 09:19:03 +00:00
|
|
|
MODULE_DESCRIPTION("ASoC helpers for generic PCM dmaengine API");
|
2013-04-15 17:19:50 +00:00
|
|
|
MODULE_LICENSE("GPL");
|