2006-06-26 11:56:40 +00:00
|
|
|
/*
|
|
|
|
* Shared support code for AMD K8 northbridges and derivates.
|
|
|
|
* Copyright 2006 Andi Kleen, SUSE Labs. Subject to GPLv2.
|
|
|
|
*/
|
2012-05-22 02:50:07 +00:00
|
|
|
|
|
|
|
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
|
|
|
|
|
2006-06-26 11:56:40 +00:00
|
|
|
#include <linux/types.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 08:04:11 +00:00
|
|
|
#include <linux/slab.h>
|
2006-06-26 11:56:40 +00:00
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/errno.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/spinlock.h>
|
2010-09-17 16:03:43 +00:00
|
|
|
#include <asm/amd_nb.h>
|
2006-06-26 11:56:40 +00:00
|
|
|
|
|
|
|
static u32 *flush_words;
|
|
|
|
|
2011-02-09 08:26:53 +00:00
|
|
|
const struct pci_device_id amd_nb_misc_ids[] = {
|
2008-09-02 11:13:40 +00:00
|
|
|
{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_K8_NB_MISC) },
|
|
|
|
{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_10H_NB_MISC) },
|
2011-01-19 17:22:11 +00:00
|
|
|
{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_F3) },
|
2012-05-04 16:28:21 +00:00
|
|
|
{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_M10H_F3) },
|
2006-06-26 11:56:40 +00:00
|
|
|
{}
|
|
|
|
};
|
2010-10-29 15:14:31 +00:00
|
|
|
EXPORT_SYMBOL(amd_nb_misc_ids);
|
2006-06-26 11:56:40 +00:00
|
|
|
|
2011-01-24 15:05:42 +00:00
|
|
|
static struct pci_device_id amd_nb_link_ids[] = {
|
2011-03-30 18:34:47 +00:00
|
|
|
{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_F4) },
|
2011-01-24 15:05:42 +00:00
|
|
|
{}
|
|
|
|
};
|
|
|
|
|
2011-01-10 16:20:23 +00:00
|
|
|
const struct amd_nb_bus_dev_range amd_nb_bus_dev_ranges[] __initconst = {
|
|
|
|
{ 0x00, 0x18, 0x20 },
|
|
|
|
{ 0xff, 0x00, 0x20 },
|
|
|
|
{ 0xfe, 0x00, 0x20 },
|
|
|
|
{ }
|
|
|
|
};
|
|
|
|
|
2010-10-29 15:14:30 +00:00
|
|
|
struct amd_northbridge_info amd_northbridges;
|
|
|
|
EXPORT_SYMBOL(amd_northbridges);
|
2006-06-26 11:56:40 +00:00
|
|
|
|
2010-10-29 15:14:31 +00:00
|
|
|
static struct pci_dev *next_northbridge(struct pci_dev *dev,
|
2011-02-09 08:26:53 +00:00
|
|
|
const struct pci_device_id *ids)
|
2006-06-26 11:56:40 +00:00
|
|
|
{
|
|
|
|
do {
|
|
|
|
dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev);
|
|
|
|
if (!dev)
|
|
|
|
break;
|
2010-10-29 15:14:31 +00:00
|
|
|
} while (!pci_match_id(ids, dev));
|
2006-06-26 11:56:40 +00:00
|
|
|
return dev;
|
|
|
|
}
|
|
|
|
|
2010-10-29 15:14:31 +00:00
|
|
|
int amd_cache_northbridges(void)
|
2006-06-26 11:56:40 +00:00
|
|
|
{
|
2011-03-03 11:59:32 +00:00
|
|
|
u16 i = 0;
|
2010-10-29 15:14:31 +00:00
|
|
|
struct amd_northbridge *nb;
|
2011-01-24 15:05:42 +00:00
|
|
|
struct pci_dev *misc, *link;
|
2007-05-23 20:57:43 +00:00
|
|
|
|
2010-10-29 15:14:31 +00:00
|
|
|
if (amd_nb_num())
|
2006-06-26 11:56:40 +00:00
|
|
|
return 0;
|
|
|
|
|
2010-10-29 15:14:31 +00:00
|
|
|
misc = NULL;
|
|
|
|
while ((misc = next_northbridge(misc, amd_nb_misc_ids)) != NULL)
|
|
|
|
i++;
|
2010-09-17 16:02:54 +00:00
|
|
|
|
2010-10-29 15:14:31 +00:00
|
|
|
if (i == 0)
|
|
|
|
return 0;
|
2006-06-26 11:56:40 +00:00
|
|
|
|
2010-10-29 15:14:31 +00:00
|
|
|
nb = kzalloc(i * sizeof(struct amd_northbridge), GFP_KERNEL);
|
|
|
|
if (!nb)
|
2006-06-26 11:56:40 +00:00
|
|
|
return -ENOMEM;
|
|
|
|
|
2010-10-29 15:14:31 +00:00
|
|
|
amd_northbridges.nb = nb;
|
|
|
|
amd_northbridges.num = i;
|
2007-05-23 20:57:43 +00:00
|
|
|
|
2011-01-24 15:05:42 +00:00
|
|
|
link = misc = NULL;
|
2010-10-29 15:14:31 +00:00
|
|
|
for (i = 0; i != amd_nb_num(); i++) {
|
|
|
|
node_to_amd_nb(i)->misc = misc =
|
|
|
|
next_northbridge(misc, amd_nb_misc_ids);
|
2011-01-24 15:05:42 +00:00
|
|
|
node_to_amd_nb(i)->link = link =
|
|
|
|
next_northbridge(link, amd_nb_link_ids);
|
2010-10-29 15:14:31 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* some CPU families (e.g. family 0x11) do not support GART */
|
|
|
|
if (boot_cpu_data.x86 == 0xf || boot_cpu_data.x86 == 0x10 ||
|
|
|
|
boot_cpu_data.x86 == 0x15)
|
|
|
|
amd_northbridges.flags |= AMD_NB_GART;
|
2006-06-26 11:56:40 +00:00
|
|
|
|
2010-10-29 15:14:32 +00:00
|
|
|
/*
|
|
|
|
* Some CPU families support L3 Cache Index Disable. There are some
|
|
|
|
* limitations because of E382 and E388 on family 0x10.
|
|
|
|
*/
|
|
|
|
if (boot_cpu_data.x86 == 0x10 &&
|
|
|
|
boot_cpu_data.x86_model >= 0x8 &&
|
|
|
|
(boot_cpu_data.x86_model > 0x9 ||
|
|
|
|
boot_cpu_data.x86_mask >= 0x1))
|
|
|
|
amd_northbridges.flags |= AMD_NB_L3_INDEX_DISABLE;
|
|
|
|
|
2011-01-24 15:05:41 +00:00
|
|
|
if (boot_cpu_data.x86 == 0x15)
|
|
|
|
amd_northbridges.flags |= AMD_NB_L3_INDEX_DISABLE;
|
|
|
|
|
2011-02-07 17:10:39 +00:00
|
|
|
/* L3 cache partitioning is supported on family 0x15 */
|
|
|
|
if (boot_cpu_data.x86 == 0x15)
|
|
|
|
amd_northbridges.flags |= AMD_NB_L3_PARTITIONING;
|
|
|
|
|
2006-06-26 11:56:40 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2010-10-29 15:14:31 +00:00
|
|
|
EXPORT_SYMBOL_GPL(amd_cache_northbridges);
|
2006-06-26 11:56:40 +00:00
|
|
|
|
2011-03-03 11:59:32 +00:00
|
|
|
/*
|
|
|
|
* Ignores subdevice/subvendor but as far as I can figure out
|
|
|
|
* they're useless anyways
|
|
|
|
*/
|
|
|
|
bool __init early_is_amd_nb(u32 device)
|
2006-06-26 11:56:40 +00:00
|
|
|
{
|
2011-02-09 08:26:53 +00:00
|
|
|
const struct pci_device_id *id;
|
2006-06-26 11:56:40 +00:00
|
|
|
u32 vendor = device & 0xffff;
|
2011-02-09 08:26:53 +00:00
|
|
|
|
2006-06-26 11:56:40 +00:00
|
|
|
device >>= 16;
|
2010-10-29 15:14:31 +00:00
|
|
|
for (id = amd_nb_misc_ids; id->vendor; id++)
|
2006-06-26 11:56:40 +00:00
|
|
|
if (vendor == id->vendor && device == id->device)
|
2011-03-03 11:59:32 +00:00
|
|
|
return true;
|
|
|
|
return false;
|
2006-06-26 11:56:40 +00:00
|
|
|
}
|
|
|
|
|
2012-01-05 21:27:19 +00:00
|
|
|
struct resource *amd_get_mmconfig_range(struct resource *res)
|
|
|
|
{
|
|
|
|
u32 address;
|
|
|
|
u64 base, msr;
|
|
|
|
unsigned segn_busn_bits;
|
|
|
|
|
|
|
|
if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD)
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
/* assume all cpus from fam10h have mmconfig */
|
|
|
|
if (boot_cpu_data.x86 < 0x10)
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
address = MSR_FAM10H_MMIO_CONF_BASE;
|
|
|
|
rdmsrl(address, msr);
|
|
|
|
|
|
|
|
/* mmconfig is not enabled */
|
|
|
|
if (!(msr & FAM10H_MMIO_CONF_ENABLE))
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT);
|
|
|
|
|
|
|
|
segn_busn_bits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) &
|
|
|
|
FAM10H_MMIO_CONF_BUSRANGE_MASK;
|
|
|
|
|
|
|
|
res->flags = IORESOURCE_MEM;
|
|
|
|
res->start = base;
|
|
|
|
res->end = base + (1ULL<<(segn_busn_bits + 20)) - 1;
|
|
|
|
return res;
|
|
|
|
}
|
|
|
|
|
2011-02-07 17:10:39 +00:00
|
|
|
int amd_get_subcaches(int cpu)
|
|
|
|
{
|
|
|
|
struct pci_dev *link = node_to_amd_nb(amd_get_nb_id(cpu))->link;
|
|
|
|
unsigned int mask;
|
2011-12-21 00:52:22 +00:00
|
|
|
int cuid;
|
2011-02-07 17:10:39 +00:00
|
|
|
|
|
|
|
if (!amd_nb_has_feature(AMD_NB_L3_PARTITIONING))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
pci_read_config_dword(link, 0x1d4, &mask);
|
|
|
|
|
|
|
|
cuid = cpu_data(cpu).compute_unit_id;
|
|
|
|
return (mask >> (4 * cuid)) & 0xf;
|
|
|
|
}
|
|
|
|
|
|
|
|
int amd_set_subcaches(int cpu, int mask)
|
|
|
|
{
|
|
|
|
static unsigned int reset, ban;
|
|
|
|
struct amd_northbridge *nb = node_to_amd_nb(amd_get_nb_id(cpu));
|
|
|
|
unsigned int reg;
|
2011-12-21 00:52:22 +00:00
|
|
|
int cuid;
|
2011-02-07 17:10:39 +00:00
|
|
|
|
|
|
|
if (!amd_nb_has_feature(AMD_NB_L3_PARTITIONING) || mask > 0xf)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
/* if necessary, collect reset state of L3 partitioning and BAN mode */
|
|
|
|
if (reset == 0) {
|
|
|
|
pci_read_config_dword(nb->link, 0x1d4, &reset);
|
|
|
|
pci_read_config_dword(nb->misc, 0x1b8, &ban);
|
|
|
|
ban &= 0x180000;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* deactivate BAN mode if any subcaches are to be disabled */
|
|
|
|
if (mask != 0xf) {
|
|
|
|
pci_read_config_dword(nb->misc, 0x1b8, ®);
|
|
|
|
pci_write_config_dword(nb->misc, 0x1b8, reg & ~0x180000);
|
|
|
|
}
|
|
|
|
|
|
|
|
cuid = cpu_data(cpu).compute_unit_id;
|
|
|
|
mask <<= 4 * cuid;
|
|
|
|
mask |= (0xf ^ (1 << cuid)) << 26;
|
|
|
|
|
|
|
|
pci_write_config_dword(nb->link, 0x1d4, mask);
|
|
|
|
|
|
|
|
/* reset BAN mode if L3 partitioning returned to reset state */
|
|
|
|
pci_read_config_dword(nb->link, 0x1d4, ®);
|
|
|
|
if (reg == reset) {
|
|
|
|
pci_read_config_dword(nb->misc, 0x1b8, ®);
|
|
|
|
reg &= ~0x180000;
|
|
|
|
pci_write_config_dword(nb->misc, 0x1b8, reg | ban);
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-03-03 11:59:32 +00:00
|
|
|
static int amd_cache_gart(void)
|
2010-10-29 15:14:31 +00:00
|
|
|
{
|
2011-03-03 11:59:32 +00:00
|
|
|
u16 i;
|
2010-10-29 15:14:31 +00:00
|
|
|
|
|
|
|
if (!amd_nb_has_feature(AMD_NB_GART))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
flush_words = kmalloc(amd_nb_num() * sizeof(u32), GFP_KERNEL);
|
|
|
|
if (!flush_words) {
|
|
|
|
amd_northbridges.flags &= ~AMD_NB_GART;
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 0; i != amd_nb_num(); i++)
|
|
|
|
pci_read_config_dword(node_to_amd_nb(i)->misc, 0x9c,
|
|
|
|
&flush_words[i]);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2010-10-29 15:14:30 +00:00
|
|
|
void amd_flush_garts(void)
|
2006-06-26 11:56:40 +00:00
|
|
|
{
|
|
|
|
int flushed, i;
|
|
|
|
unsigned long flags;
|
|
|
|
static DEFINE_SPINLOCK(gart_lock);
|
|
|
|
|
2010-10-29 15:14:31 +00:00
|
|
|
if (!amd_nb_has_feature(AMD_NB_GART))
|
2010-09-17 16:02:54 +00:00
|
|
|
return;
|
|
|
|
|
2006-06-26 11:56:40 +00:00
|
|
|
/* Avoid races between AGP and IOMMU. In theory it's not needed
|
|
|
|
but I'm not sure if the hardware won't lose flush requests
|
|
|
|
when another is pending. This whole thing is so expensive anyways
|
|
|
|
that it doesn't matter to serialize more. -AK */
|
|
|
|
spin_lock_irqsave(&gart_lock, flags);
|
|
|
|
flushed = 0;
|
2010-10-29 15:14:31 +00:00
|
|
|
for (i = 0; i < amd_nb_num(); i++) {
|
|
|
|
pci_write_config_dword(node_to_amd_nb(i)->misc, 0x9c,
|
|
|
|
flush_words[i] | 1);
|
2006-06-26 11:56:40 +00:00
|
|
|
flushed++;
|
|
|
|
}
|
2010-10-29 15:14:31 +00:00
|
|
|
for (i = 0; i < amd_nb_num(); i++) {
|
2006-06-26 11:56:40 +00:00
|
|
|
u32 w;
|
|
|
|
/* Make sure the hardware actually executed the flush*/
|
|
|
|
for (;;) {
|
2010-10-29 15:14:31 +00:00
|
|
|
pci_read_config_dword(node_to_amd_nb(i)->misc,
|
2006-06-26 11:56:40 +00:00
|
|
|
0x9c, &w);
|
|
|
|
if (!(w & 1))
|
|
|
|
break;
|
|
|
|
cpu_relax();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
spin_unlock_irqrestore(&gart_lock, flags);
|
|
|
|
if (!flushed)
|
2012-05-22 02:50:07 +00:00
|
|
|
pr_notice("nothing to flush?\n");
|
2006-06-26 11:56:40 +00:00
|
|
|
}
|
2010-10-29 15:14:30 +00:00
|
|
|
EXPORT_SYMBOL_GPL(amd_flush_garts);
|
2006-06-26 11:56:40 +00:00
|
|
|
|
2010-10-29 15:14:30 +00:00
|
|
|
static __init int init_amd_nbs(void)
|
2010-03-12 14:43:03 +00:00
|
|
|
{
|
|
|
|
int err = 0;
|
|
|
|
|
2010-10-29 15:14:31 +00:00
|
|
|
err = amd_cache_northbridges();
|
2010-03-12 14:43:03 +00:00
|
|
|
|
|
|
|
if (err < 0)
|
2012-05-22 02:50:07 +00:00
|
|
|
pr_notice("Cannot enumerate AMD northbridges\n");
|
2010-03-12 14:43:03 +00:00
|
|
|
|
2010-10-29 15:14:31 +00:00
|
|
|
if (amd_cache_gart() < 0)
|
2012-05-22 02:50:07 +00:00
|
|
|
pr_notice("Cannot initialize GART flush words, GART support disabled\n");
|
2010-10-29 15:14:31 +00:00
|
|
|
|
2010-03-12 14:43:03 +00:00
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* This has to go after the PCI subsystem */
|
2010-10-29 15:14:30 +00:00
|
|
|
fs_initcall(init_amd_nbs);
|