2005-09-07 16:20:26 +00:00
|
|
|
/*
|
|
|
|
* linux/arch/arm/plat-omap/sram.c
|
|
|
|
*
|
|
|
|
* OMAP SRAM detection and management
|
|
|
|
*
|
|
|
|
* Copyright (C) 2005 Nokia Corporation
|
|
|
|
* Written by Tony Lindgren <tony@atomide.com>
|
|
|
|
*
|
2012-06-05 10:51:32 +00:00
|
|
|
* Copyright (C) 2009-2012 Texas Instruments
|
|
|
|
* Added OMAP4/5 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
|
2009-05-28 21:16:04 +00:00
|
|
|
*
|
2005-09-07 16:20:26 +00:00
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
2008-07-03 09:24:38 +00:00
|
|
|
#undef DEBUG
|
2005-09-07 16:20:26 +00:00
|
|
|
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/init.h>
|
2008-09-06 11:10:45 +00:00
|
|
|
#include <linux/io.h>
|
2005-09-07 16:20:26 +00:00
|
|
|
|
2006-02-08 22:06:45 +00:00
|
|
|
#include <asm/tlb.h>
|
2005-09-07 16:20:26 +00:00
|
|
|
#include <asm/cacheflush.h>
|
|
|
|
|
2006-04-02 16:46:25 +00:00
|
|
|
#include <asm/mach/map.h>
|
|
|
|
|
2009-10-20 16:40:47 +00:00
|
|
|
#include <plat/sram.h>
|
|
|
|
#include <plat/board.h>
|
|
|
|
#include <plat/cpu.h>
|
2005-11-10 14:26:50 +00:00
|
|
|
|
2010-10-08 17:00:19 +00:00
|
|
|
#include "sram.h"
|
2010-12-21 22:30:55 +00:00
|
|
|
|
2012-02-24 18:34:35 +00:00
|
|
|
/* XXX These "sideways" includes will disappear when sram.c becomes a driver */
|
|
|
|
#include "../mach-omap2/iomap.h"
|
|
|
|
#include "../mach-omap2/prm2xxx_3xxx.h"
|
|
|
|
#include "../mach-omap2/sdrc.h"
|
2008-07-03 09:24:38 +00:00
|
|
|
|
2005-11-10 14:26:50 +00:00
|
|
|
#define OMAP1_SRAM_PA 0x20000000
|
2010-12-18 15:44:42 +00:00
|
|
|
#define OMAP2_SRAM_PUB_PA (OMAP2_SRAM_PA + 0xf800)
|
|
|
|
#define OMAP3_SRAM_PUB_PA (OMAP3_SRAM_PA + 0x8000)
|
2011-06-26 01:04:31 +00:00
|
|
|
#ifdef CONFIG_OMAP4_ERRATA_I688
|
|
|
|
#define OMAP4_SRAM_PUB_PA OMAP4_SRAM_PA
|
|
|
|
#else
|
2009-12-12 00:16:35 +00:00
|
|
|
#define OMAP4_SRAM_PUB_PA (OMAP4_SRAM_PA + 0x4000)
|
2011-06-26 01:04:31 +00:00
|
|
|
#endif
|
2012-06-05 10:51:32 +00:00
|
|
|
#define OMAP5_SRAM_PA 0x40300000
|
2008-07-03 09:24:38 +00:00
|
|
|
|
2010-09-16 12:49:25 +00:00
|
|
|
#if defined(CONFIG_ARCH_OMAP2PLUS)
|
2006-04-02 16:46:25 +00:00
|
|
|
#define SRAM_BOOTLOADER_SZ 0x00
|
|
|
|
#else
|
2005-09-07 16:20:26 +00:00
|
|
|
#define SRAM_BOOTLOADER_SZ 0x80
|
2006-04-02 16:46:25 +00:00
|
|
|
#endif
|
|
|
|
|
2009-10-19 22:25:31 +00:00
|
|
|
#define OMAP24XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68005048)
|
|
|
|
#define OMAP24XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68005050)
|
|
|
|
#define OMAP24XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68005058)
|
2008-07-03 09:24:38 +00:00
|
|
|
|
2009-10-19 22:25:31 +00:00
|
|
|
#define OMAP34XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68012848)
|
|
|
|
#define OMAP34XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68012850)
|
|
|
|
#define OMAP34XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68012858)
|
|
|
|
#define OMAP34XX_VA_ADDR_MATCH2 OMAP2_L3_IO_ADDRESS(0x68012880)
|
|
|
|
#define OMAP34XX_VA_SMS_RG_ATT0 OMAP2_L3_IO_ADDRESS(0x6C000048)
|
2008-07-03 09:24:38 +00:00
|
|
|
|
2006-04-02 16:46:25 +00:00
|
|
|
#define GP_DEVICE 0x300
|
|
|
|
|
|
|
|
#define ROUND_DOWN(value,boundary) ((value) & (~((boundary)-1)))
|
2005-09-07 16:20:26 +00:00
|
|
|
|
2006-12-07 21:58:10 +00:00
|
|
|
static unsigned long omap_sram_start;
|
2011-10-04 20:52:57 +00:00
|
|
|
static void __iomem *omap_sram_base;
|
2005-09-07 16:20:26 +00:00
|
|
|
static unsigned long omap_sram_size;
|
2011-10-04 20:52:57 +00:00
|
|
|
static void __iomem *omap_sram_ceil;
|
2005-09-07 16:20:26 +00:00
|
|
|
|
2007-03-06 11:16:36 +00:00
|
|
|
/*
|
|
|
|
* Depending on the target RAMFS firewall setup, the public usable amount of
|
2007-05-11 19:40:30 +00:00
|
|
|
* SRAM varies. The default accessible size for all device types is 2k. A GP
|
|
|
|
* device allows ARM11 but not other initiators for full size. This
|
2006-04-02 16:46:25 +00:00
|
|
|
* functionality seems ok until some nice security API happens.
|
|
|
|
*/
|
|
|
|
static int is_sram_locked(void)
|
|
|
|
{
|
2010-09-16 12:49:24 +00:00
|
|
|
if (OMAP2_DEVICE_TYPE_GP == omap_type()) {
|
2007-05-11 19:40:30 +00:00
|
|
|
/* RAMFW: R/W access to all initiators for all qualifier sets */
|
2006-04-02 16:46:25 +00:00
|
|
|
if (cpu_is_omap242x()) {
|
2008-07-03 09:24:38 +00:00
|
|
|
__raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
|
|
|
|
__raw_writel(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
|
|
|
|
__raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
|
|
|
|
}
|
ARM: OMAP2+: am33xx: Make am33xx as a separate class
Initially, we decided to make am33xx family of device to fall
under omap3 class (cpu_is_omap34xx() = true), since it carries
Cortex-A8 core. But while adding complete baseport support
(like, clock, power and hwmod) support, it is observed that,
we are creating more and more problems by treating am33xx device
as omap3 family, as nothing matches between them
(except cortex-A8 mpu).
So, after long discussion we have came to the conclusion that,
we should not consider am33xx device as omap3 family, instead
create separate class (SOC_AM33XX) under OMAP2PLUS.
This means, for am33xx device, cpu_is_omap34xx() will return false,
and only cpu_is_am33xx() will be true.
Please refer to the link below, for mailing-list discussion on this -
http://www.spinics.net/lists/linux-omap/msg69439.html
Signed-off-by: Vaibhav Hiremath <hvaibhav@ti.com>
Cc: Kevin Hilman <khilman@ti.com>
Cc: Paul Walmsley <paul@pwsan.com>
[tony@atomide.com: fixed typo, updated for soc_is changes]
Signed-off-by: Tony Lindgren <tony@atomide.com>
2012-07-05 15:05:15 +00:00
|
|
|
if (cpu_is_omap34xx()) {
|
2008-07-03 09:24:38 +00:00
|
|
|
__raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
|
|
|
|
__raw_writel(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
|
|
|
|
__raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
|
|
|
|
__raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
|
|
|
|
__raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
|
2006-04-02 16:46:25 +00:00
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
} else
|
|
|
|
return 1; /* assume locked with no PPA or security driver */
|
|
|
|
}
|
|
|
|
|
2005-09-07 16:20:26 +00:00
|
|
|
/*
|
2005-11-10 14:26:50 +00:00
|
|
|
* The amount of SRAM depends on the core type.
|
2005-09-07 16:20:26 +00:00
|
|
|
* Note that we cannot try to test for SRAM here because writes
|
|
|
|
* to secure SRAM will hang the system. Also the SRAM is not
|
|
|
|
* yet mapped at this point.
|
|
|
|
*/
|
2010-10-08 17:00:19 +00:00
|
|
|
static void __init omap_detect_sram(void)
|
2005-09-07 16:20:26 +00:00
|
|
|
{
|
2008-07-03 09:24:38 +00:00
|
|
|
if (cpu_class_is_omap2()) {
|
2006-04-02 16:46:25 +00:00
|
|
|
if (is_sram_locked()) {
|
2008-07-03 09:24:38 +00:00
|
|
|
if (cpu_is_omap34xx()) {
|
|
|
|
omap_sram_start = OMAP3_SRAM_PUB_PA;
|
2009-06-23 10:30:23 +00:00
|
|
|
if ((omap_type() == OMAP2_DEVICE_TYPE_EMU) ||
|
|
|
|
(omap_type() == OMAP2_DEVICE_TYPE_SEC)) {
|
|
|
|
omap_sram_size = 0x7000; /* 28K */
|
|
|
|
} else {
|
|
|
|
omap_sram_size = 0x8000; /* 32K */
|
|
|
|
}
|
2009-12-12 00:16:35 +00:00
|
|
|
} else if (cpu_is_omap44xx()) {
|
|
|
|
omap_sram_start = OMAP4_SRAM_PUB_PA;
|
|
|
|
omap_sram_size = 0xa000; /* 40K */
|
2012-06-05 10:51:32 +00:00
|
|
|
} else if (soc_is_omap54xx()) {
|
|
|
|
omap_sram_start = OMAP5_SRAM_PA;
|
|
|
|
omap_sram_size = SZ_128K; /* 128KB */
|
2008-07-03 09:24:38 +00:00
|
|
|
} else {
|
|
|
|
omap_sram_start = OMAP2_SRAM_PUB_PA;
|
|
|
|
omap_sram_size = 0x800; /* 2K */
|
|
|
|
}
|
2006-04-02 16:46:25 +00:00
|
|
|
} else {
|
2012-07-05 15:05:15 +00:00
|
|
|
if (soc_is_am33xx()) {
|
2012-03-06 00:11:01 +00:00
|
|
|
omap_sram_start = AM33XX_SRAM_PA;
|
|
|
|
omap_sram_size = 0x10000; /* 64K */
|
|
|
|
} else if (cpu_is_omap34xx()) {
|
2008-07-03 09:24:38 +00:00
|
|
|
omap_sram_start = OMAP3_SRAM_PA;
|
2006-04-02 16:46:25 +00:00
|
|
|
omap_sram_size = 0x10000; /* 64K */
|
2009-05-28 21:16:04 +00:00
|
|
|
} else if (cpu_is_omap44xx()) {
|
|
|
|
omap_sram_start = OMAP4_SRAM_PA;
|
2009-12-12 00:16:35 +00:00
|
|
|
omap_sram_size = 0xe000; /* 56K */
|
2012-06-05 10:51:32 +00:00
|
|
|
} else if (soc_is_omap54xx()) {
|
|
|
|
omap_sram_start = OMAP5_SRAM_PA;
|
|
|
|
omap_sram_size = SZ_128K; /* 128KB */
|
2008-07-03 09:24:38 +00:00
|
|
|
} else {
|
|
|
|
omap_sram_start = OMAP2_SRAM_PA;
|
|
|
|
if (cpu_is_omap242x())
|
|
|
|
omap_sram_size = 0xa0000; /* 640K */
|
|
|
|
else if (cpu_is_omap243x())
|
|
|
|
omap_sram_size = 0x10000; /* 64K */
|
|
|
|
}
|
2006-04-02 16:46:25 +00:00
|
|
|
}
|
|
|
|
} else {
|
2006-12-07 21:58:10 +00:00
|
|
|
omap_sram_start = OMAP1_SRAM_PA;
|
2006-04-02 16:46:25 +00:00
|
|
|
|
2009-03-24 01:07:44 +00:00
|
|
|
if (cpu_is_omap7xx())
|
2006-04-02 16:46:25 +00:00
|
|
|
omap_sram_size = 0x32000; /* 200K */
|
|
|
|
else if (cpu_is_omap15xx())
|
|
|
|
omap_sram_size = 0x30000; /* 192K */
|
2011-12-08 22:58:38 +00:00
|
|
|
else if (cpu_is_omap1610() || cpu_is_omap1611() ||
|
|
|
|
cpu_is_omap1621() || cpu_is_omap1710())
|
2006-04-02 16:46:25 +00:00
|
|
|
omap_sram_size = 0x4000; /* 16K */
|
|
|
|
else {
|
2011-04-04 08:50:08 +00:00
|
|
|
pr_err("Could not detect SRAM size\n");
|
2006-04-02 16:46:25 +00:00
|
|
|
omap_sram_size = 0x4000;
|
|
|
|
}
|
2005-09-07 16:20:26 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
2006-06-26 23:16:24 +00:00
|
|
|
* Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
|
2005-09-07 16:20:26 +00:00
|
|
|
*/
|
2010-10-08 17:00:19 +00:00
|
|
|
static void __init omap_map_sram(void)
|
2005-09-07 16:20:26 +00:00
|
|
|
{
|
2011-10-04 20:52:57 +00:00
|
|
|
int cached = 1;
|
2006-04-02 16:46:25 +00:00
|
|
|
|
2005-09-07 16:20:26 +00:00
|
|
|
if (omap_sram_size == 0)
|
|
|
|
return;
|
|
|
|
|
2011-06-26 01:04:31 +00:00
|
|
|
#ifdef CONFIG_OMAP4_ERRATA_I688
|
|
|
|
omap_sram_start += PAGE_SIZE;
|
|
|
|
omap_sram_size -= SZ_16K;
|
|
|
|
#endif
|
2008-07-03 09:24:38 +00:00
|
|
|
if (cpu_is_omap34xx()) {
|
2009-05-12 23:27:09 +00:00
|
|
|
/*
|
|
|
|
* SRAM must be marked as non-cached on OMAP3 since the
|
|
|
|
* CORE DPLL M2 divider change code (in SRAM) runs with the
|
|
|
|
* SDRAM controller disabled, and if it is marked cached,
|
|
|
|
* the ARM may attempt to write cache lines back to SDRAM
|
|
|
|
* which will cause the system to hang.
|
|
|
|
*/
|
2011-10-04 20:52:57 +00:00
|
|
|
cached = 0;
|
2008-07-03 09:24:38 +00:00
|
|
|
}
|
|
|
|
|
2011-10-04 20:52:57 +00:00
|
|
|
omap_sram_start = ROUND_DOWN(omap_sram_start, PAGE_SIZE);
|
|
|
|
omap_sram_base = __arm_ioremap_exec(omap_sram_start, omap_sram_size,
|
|
|
|
cached);
|
|
|
|
if (!omap_sram_base) {
|
|
|
|
pr_err("SRAM: Could not map\n");
|
|
|
|
return;
|
|
|
|
}
|
2005-11-10 14:26:50 +00:00
|
|
|
|
2011-10-04 20:52:57 +00:00
|
|
|
omap_sram_ceil = omap_sram_base + omap_sram_size;
|
2006-02-08 22:06:45 +00:00
|
|
|
|
2005-09-07 16:20:26 +00:00
|
|
|
/*
|
|
|
|
* Looks like we need to preserve some bootloader code at the
|
|
|
|
* beginning of SRAM for jumping to flash for reboot to work...
|
|
|
|
*/
|
2012-04-13 12:34:29 +00:00
|
|
|
memset_io(omap_sram_base + SRAM_BOOTLOADER_SZ, 0,
|
|
|
|
omap_sram_size - SRAM_BOOTLOADER_SZ);
|
2005-09-07 16:20:26 +00:00
|
|
|
}
|
|
|
|
|
2011-02-02 15:38:06 +00:00
|
|
|
/*
|
|
|
|
* Memory allocator for SRAM: calculates the new ceiling address
|
|
|
|
* for pushing a function using the fncpy API.
|
|
|
|
*
|
|
|
|
* Note that fncpy requires the returned address to be aligned
|
|
|
|
* to an 8-byte boundary.
|
|
|
|
*/
|
|
|
|
void *omap_sram_push_address(unsigned long size)
|
2005-09-07 16:20:26 +00:00
|
|
|
{
|
2011-10-04 20:52:57 +00:00
|
|
|
unsigned long available, new_ceil = (unsigned long)omap_sram_ceil;
|
|
|
|
|
|
|
|
available = omap_sram_ceil - (omap_sram_base + SRAM_BOOTLOADER_SZ);
|
|
|
|
|
|
|
|
if (size > available) {
|
2011-04-04 08:50:08 +00:00
|
|
|
pr_err("Not enough space in SRAM\n");
|
2005-09-07 16:20:26 +00:00
|
|
|
return NULL;
|
|
|
|
}
|
2006-04-02 16:46:25 +00:00
|
|
|
|
2011-10-04 20:52:57 +00:00
|
|
|
new_ceil -= size;
|
|
|
|
new_ceil = ROUND_DOWN(new_ceil, FNCPY_ALIGN);
|
|
|
|
omap_sram_ceil = IOMEM(new_ceil);
|
2005-09-07 16:20:26 +00:00
|
|
|
|
|
|
|
return (void *)omap_sram_ceil;
|
|
|
|
}
|
|
|
|
|
2005-11-10 14:26:50 +00:00
|
|
|
#ifdef CONFIG_ARCH_OMAP1
|
|
|
|
|
|
|
|
static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);
|
|
|
|
|
|
|
|
void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
|
|
|
|
{
|
2009-05-25 18:26:48 +00:00
|
|
|
BUG_ON(!_omap_sram_reprogram_clock);
|
2011-12-01 21:16:26 +00:00
|
|
|
/* On 730, bit 13 must always be 1 */
|
|
|
|
if (cpu_is_omap7xx())
|
|
|
|
ckctl |= 0x2000;
|
2008-12-01 17:40:54 +00:00
|
|
|
_omap_sram_reprogram_clock(dpllctl, ckctl);
|
2005-11-10 14:26:50 +00:00
|
|
|
}
|
|
|
|
|
2010-11-18 17:59:47 +00:00
|
|
|
static int __init omap1_sram_init(void)
|
2005-09-07 16:20:26 +00:00
|
|
|
{
|
2008-07-03 09:24:38 +00:00
|
|
|
_omap_sram_reprogram_clock =
|
|
|
|
omap_sram_push(omap1_sram_reprogram_clock,
|
|
|
|
omap1_sram_reprogram_clock_sz);
|
2005-11-10 14:26:50 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
#else
|
|
|
|
#define omap1_sram_init() do {} while (0)
|
|
|
|
#endif
|
|
|
|
|
2008-10-09 14:51:41 +00:00
|
|
|
#if defined(CONFIG_ARCH_OMAP2)
|
2005-11-10 14:26:50 +00:00
|
|
|
|
|
|
|
static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
|
|
|
|
u32 base_cs, u32 force_unlock);
|
|
|
|
|
|
|
|
void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
|
|
|
|
u32 base_cs, u32 force_unlock)
|
|
|
|
{
|
2009-05-25 18:26:48 +00:00
|
|
|
BUG_ON(!_omap2_sram_ddr_init);
|
2008-12-01 17:40:54 +00:00
|
|
|
_omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
|
|
|
|
base_cs, force_unlock);
|
2005-11-10 14:26:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
|
|
|
|
u32 mem_type);
|
|
|
|
|
|
|
|
void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
|
|
|
|
{
|
2009-05-25 18:26:48 +00:00
|
|
|
BUG_ON(!_omap2_sram_reprogram_sdrc);
|
2008-12-01 17:40:54 +00:00
|
|
|
_omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
|
2005-11-10 14:26:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);
|
|
|
|
|
|
|
|
u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
|
|
|
|
{
|
2009-05-25 18:26:48 +00:00
|
|
|
BUG_ON(!_omap2_set_prcm);
|
2005-11-10 14:26:50 +00:00
|
|
|
return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
|
|
|
|
}
|
2008-07-03 09:24:38 +00:00
|
|
|
#endif
|
|
|
|
|
2011-01-28 00:39:40 +00:00
|
|
|
#ifdef CONFIG_SOC_OMAP2420
|
2010-10-08 17:00:19 +00:00
|
|
|
static int __init omap242x_sram_init(void)
|
2008-07-03 09:24:38 +00:00
|
|
|
{
|
|
|
|
_omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
|
|
|
|
omap242x_sram_ddr_init_sz);
|
|
|
|
|
|
|
|
_omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
|
|
|
|
omap242x_sram_reprogram_sdrc_sz);
|
|
|
|
|
|
|
|
_omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
|
|
|
|
omap242x_sram_set_prcm_sz);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
static inline int omap242x_sram_init(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2011-01-28 00:39:40 +00:00
|
|
|
#ifdef CONFIG_SOC_OMAP2430
|
2010-10-08 17:00:19 +00:00
|
|
|
static int __init omap243x_sram_init(void)
|
2008-07-03 09:24:38 +00:00
|
|
|
{
|
|
|
|
_omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
|
|
|
|
omap243x_sram_ddr_init_sz);
|
|
|
|
|
|
|
|
_omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
|
|
|
|
omap243x_sram_reprogram_sdrc_sz);
|
|
|
|
|
|
|
|
_omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
|
|
|
|
omap243x_sram_set_prcm_sz);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
static inline int omap243x_sram_init(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_ARCH_OMAP3
|
|
|
|
|
2009-07-25 01:43:25 +00:00
|
|
|
static u32 (*_omap3_sram_configure_core_dpll)(
|
|
|
|
u32 m2, u32 unlock_dll, u32 f, u32 inc,
|
|
|
|
u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
|
|
|
|
u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
|
|
|
|
u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
|
|
|
|
u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1);
|
|
|
|
|
|
|
|
u32 omap3_configure_core_dpll(u32 m2, u32 unlock_dll, u32 f, u32 inc,
|
|
|
|
u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
|
|
|
|
u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
|
|
|
|
u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
|
|
|
|
u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1)
|
2008-07-03 09:24:38 +00:00
|
|
|
{
|
2009-05-25 18:26:48 +00:00
|
|
|
BUG_ON(!_omap3_sram_configure_core_dpll);
|
2009-07-25 01:43:25 +00:00
|
|
|
return _omap3_sram_configure_core_dpll(
|
|
|
|
m2, unlock_dll, f, inc,
|
|
|
|
sdrc_rfr_ctrl_0, sdrc_actim_ctrl_a_0,
|
|
|
|
sdrc_actim_ctrl_b_0, sdrc_mr_0,
|
|
|
|
sdrc_rfr_ctrl_1, sdrc_actim_ctrl_a_1,
|
|
|
|
sdrc_actim_ctrl_b_1, sdrc_mr_1);
|
2008-07-03 09:24:38 +00:00
|
|
|
}
|
2005-11-10 14:26:50 +00:00
|
|
|
|
2008-09-26 12:19:14 +00:00
|
|
|
void omap3_sram_restore_context(void)
|
2005-11-10 14:26:50 +00:00
|
|
|
{
|
2008-07-03 09:24:38 +00:00
|
|
|
omap_sram_ceil = omap_sram_base + omap_sram_size;
|
2005-11-10 14:26:50 +00:00
|
|
|
|
2008-10-09 14:51:41 +00:00
|
|
|
_omap3_sram_configure_core_dpll =
|
|
|
|
omap_sram_push(omap3_sram_configure_core_dpll,
|
|
|
|
omap3_sram_configure_core_dpll_sz);
|
2008-09-26 12:19:14 +00:00
|
|
|
omap_push_sram_idle();
|
2008-07-03 09:24:38 +00:00
|
|
|
}
|
2011-06-29 16:40:23 +00:00
|
|
|
|
2008-07-03 09:24:38 +00:00
|
|
|
static inline int omap34xx_sram_init(void)
|
|
|
|
{
|
2011-06-29 16:40:23 +00:00
|
|
|
omap3_sram_restore_context();
|
2008-07-03 09:24:38 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2012-04-06 21:53:21 +00:00
|
|
|
#else
|
|
|
|
static inline int omap34xx_sram_init(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_ARCH_OMAP3 */
|
2005-11-10 14:26:50 +00:00
|
|
|
|
2012-03-06 00:11:01 +00:00
|
|
|
static inline int am33xx_sram_init(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-11-10 14:26:50 +00:00
|
|
|
int __init omap_sram_init(void)
|
|
|
|
{
|
|
|
|
omap_detect_sram();
|
|
|
|
omap_map_sram();
|
|
|
|
|
2008-07-03 09:24:38 +00:00
|
|
|
if (!(cpu_class_is_omap2()))
|
2005-11-10 14:26:50 +00:00
|
|
|
omap1_sram_init();
|
2008-07-03 09:24:38 +00:00
|
|
|
else if (cpu_is_omap242x())
|
|
|
|
omap242x_sram_init();
|
|
|
|
else if (cpu_is_omap2430())
|
|
|
|
omap243x_sram_init();
|
2012-07-05 15:05:15 +00:00
|
|
|
else if (soc_is_am33xx())
|
2012-03-06 00:11:01 +00:00
|
|
|
am33xx_sram_init();
|
2008-07-03 09:24:38 +00:00
|
|
|
else if (cpu_is_omap34xx())
|
|
|
|
omap34xx_sram_init();
|
2005-11-10 14:26:50 +00:00
|
|
|
|
|
|
|
return 0;
|
2005-09-07 16:20:26 +00:00
|
|
|
}
|