2010-12-23 12:11:21 +00:00
|
|
|
/*
|
|
|
|
* arch/arm/mach-vt8500/irq.c
|
|
|
|
*
|
2012-08-03 09:00:06 +00:00
|
|
|
* Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz>
|
2010-12-23 12:11:21 +00:00
|
|
|
* Copyright (C) 2010 Alexey Charkov <alchark@gmail.com>
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
2012-08-03 09:00:06 +00:00
|
|
|
/*
|
|
|
|
* This file is copied and modified from the original irq.c provided by
|
|
|
|
* Alexey Charkov. Minor changes have been made for Device Tree Support.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/slab.h>
|
2010-12-23 12:11:21 +00:00
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/irq.h>
|
2012-08-03 09:00:06 +00:00
|
|
|
#include <linux/irqdomain.h>
|
2010-12-23 12:11:21 +00:00
|
|
|
#include <linux/interrupt.h>
|
2012-08-03 09:00:06 +00:00
|
|
|
#include <linux/bitops.h>
|
|
|
|
|
|
|
|
#include <linux/of.h>
|
|
|
|
#include <linux/of_irq.h>
|
|
|
|
#include <linux/of_address.h>
|
2010-12-23 12:11:21 +00:00
|
|
|
|
|
|
|
#include <asm/irq.h>
|
|
|
|
|
|
|
|
|
2012-08-03 09:00:06 +00:00
|
|
|
#define VT8500_ICPC_IRQ 0x20
|
|
|
|
#define VT8500_ICPC_FIQ 0x24
|
|
|
|
#define VT8500_ICDC 0x40 /* Destination Control 64*u32 */
|
|
|
|
#define VT8500_ICIS 0x80 /* Interrupt status, 16*u32 */
|
|
|
|
|
|
|
|
/* ICPC */
|
|
|
|
#define ICPC_MASK 0x3F
|
|
|
|
#define ICPC_ROTATE BIT(6)
|
|
|
|
|
|
|
|
/* IC_DCTR */
|
|
|
|
#define ICDC_IRQ 0x00
|
|
|
|
#define ICDC_FIQ 0x01
|
|
|
|
#define ICDC_DSS0 0x02
|
|
|
|
#define ICDC_DSS1 0x03
|
|
|
|
#define ICDC_DSS2 0x04
|
|
|
|
#define ICDC_DSS3 0x05
|
|
|
|
#define ICDC_DSS4 0x06
|
|
|
|
#define ICDC_DSS5 0x07
|
|
|
|
|
|
|
|
#define VT8500_INT_DISABLE 0
|
|
|
|
#define VT8500_INT_ENABLE BIT(3)
|
|
|
|
|
|
|
|
#define VT8500_TRIGGER_HIGH 0
|
|
|
|
#define VT8500_TRIGGER_RISING BIT(5)
|
|
|
|
#define VT8500_TRIGGER_FALLING BIT(6)
|
2010-12-23 12:11:21 +00:00
|
|
|
#define VT8500_EDGE ( VT8500_TRIGGER_RISING \
|
|
|
|
| VT8500_TRIGGER_FALLING)
|
|
|
|
|
2012-08-03 09:00:06 +00:00
|
|
|
static int irq_cnt;
|
|
|
|
|
|
|
|
struct vt8500_irq_priv {
|
|
|
|
void __iomem *base;
|
|
|
|
};
|
2010-12-23 12:11:21 +00:00
|
|
|
|
2011-06-28 08:53:20 +00:00
|
|
|
static void vt8500_irq_mask(struct irq_data *d)
|
2010-12-23 12:11:21 +00:00
|
|
|
{
|
2012-08-03 09:00:06 +00:00
|
|
|
struct vt8500_irq_priv *priv =
|
|
|
|
(struct vt8500_irq_priv *)(d->domain->host_data);
|
|
|
|
void __iomem *base = priv->base;
|
2010-12-23 12:11:21 +00:00
|
|
|
u8 edge;
|
|
|
|
|
2012-08-03 09:00:06 +00:00
|
|
|
edge = readb(base + VT8500_ICDC + d->hwirq) & VT8500_EDGE;
|
2010-12-23 12:11:21 +00:00
|
|
|
if (edge) {
|
2012-08-03 09:00:06 +00:00
|
|
|
void __iomem *stat_reg = base + VT8500_ICIS
|
|
|
|
+ (d->hwirq < 32 ? 0 : 4);
|
2010-12-23 12:11:21 +00:00
|
|
|
unsigned status = readl(stat_reg);
|
|
|
|
|
2012-08-03 09:00:06 +00:00
|
|
|
status |= (1 << (d->hwirq & 0x1f));
|
2010-12-23 12:11:21 +00:00
|
|
|
writel(status, stat_reg);
|
|
|
|
} else {
|
2012-08-03 09:00:06 +00:00
|
|
|
u8 dctr = readb(base + VT8500_ICDC + d->hwirq);
|
2010-12-23 12:11:21 +00:00
|
|
|
|
|
|
|
dctr &= ~VT8500_INT_ENABLE;
|
2012-08-03 09:00:06 +00:00
|
|
|
writeb(dctr, base + VT8500_ICDC + d->hwirq);
|
2010-12-23 12:11:21 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-06-28 08:53:20 +00:00
|
|
|
static void vt8500_irq_unmask(struct irq_data *d)
|
2010-12-23 12:11:21 +00:00
|
|
|
{
|
2012-08-03 09:00:06 +00:00
|
|
|
struct vt8500_irq_priv *priv =
|
|
|
|
(struct vt8500_irq_priv *)(d->domain->host_data);
|
|
|
|
void __iomem *base = priv->base;
|
2010-12-23 12:11:21 +00:00
|
|
|
u8 dctr;
|
|
|
|
|
2012-08-03 09:00:06 +00:00
|
|
|
dctr = readb(base + VT8500_ICDC + d->hwirq);
|
2010-12-23 12:11:21 +00:00
|
|
|
dctr |= VT8500_INT_ENABLE;
|
2012-08-03 09:00:06 +00:00
|
|
|
writeb(dctr, base + VT8500_ICDC + d->hwirq);
|
2010-12-23 12:11:21 +00:00
|
|
|
}
|
|
|
|
|
2011-06-28 08:53:20 +00:00
|
|
|
static int vt8500_irq_set_type(struct irq_data *d, unsigned int flow_type)
|
2010-12-23 12:11:21 +00:00
|
|
|
{
|
2012-08-03 09:00:06 +00:00
|
|
|
struct vt8500_irq_priv *priv =
|
|
|
|
(struct vt8500_irq_priv *)(d->domain->host_data);
|
|
|
|
void __iomem *base = priv->base;
|
2010-12-23 12:11:21 +00:00
|
|
|
u8 dctr;
|
|
|
|
|
2012-08-03 09:00:06 +00:00
|
|
|
dctr = readb(base + VT8500_ICDC + d->hwirq);
|
2010-12-23 12:11:21 +00:00
|
|
|
dctr &= ~VT8500_EDGE;
|
|
|
|
|
|
|
|
switch (flow_type) {
|
|
|
|
case IRQF_TRIGGER_LOW:
|
|
|
|
return -EINVAL;
|
|
|
|
case IRQF_TRIGGER_HIGH:
|
|
|
|
dctr |= VT8500_TRIGGER_HIGH;
|
2012-08-03 09:00:06 +00:00
|
|
|
__irq_set_handler_locked(d->irq, handle_level_irq);
|
2010-12-23 12:11:21 +00:00
|
|
|
break;
|
|
|
|
case IRQF_TRIGGER_FALLING:
|
|
|
|
dctr |= VT8500_TRIGGER_FALLING;
|
2012-08-03 09:00:06 +00:00
|
|
|
__irq_set_handler_locked(d->irq, handle_edge_irq);
|
2010-12-23 12:11:21 +00:00
|
|
|
break;
|
|
|
|
case IRQF_TRIGGER_RISING:
|
|
|
|
dctr |= VT8500_TRIGGER_RISING;
|
2012-08-03 09:00:06 +00:00
|
|
|
__irq_set_handler_locked(d->irq, handle_edge_irq);
|
2010-12-23 12:11:21 +00:00
|
|
|
break;
|
|
|
|
}
|
2012-08-03 09:00:06 +00:00
|
|
|
writeb(dctr, base + VT8500_ICDC + d->hwirq);
|
2010-12-23 12:11:21 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct irq_chip vt8500_irq_chip = {
|
2011-06-28 08:53:20 +00:00
|
|
|
.name = "vt8500",
|
|
|
|
.irq_ack = vt8500_irq_mask,
|
|
|
|
.irq_mask = vt8500_irq_mask,
|
|
|
|
.irq_unmask = vt8500_irq_unmask,
|
|
|
|
.irq_set_type = vt8500_irq_set_type,
|
2010-12-23 12:11:21 +00:00
|
|
|
};
|
|
|
|
|
2012-08-03 09:00:06 +00:00
|
|
|
static void __init vt8500_init_irq_hw(void __iomem *base)
|
2010-12-23 12:11:21 +00:00
|
|
|
{
|
|
|
|
unsigned int i;
|
|
|
|
|
2012-08-03 09:00:06 +00:00
|
|
|
/* Enable rotating priority for IRQ */
|
|
|
|
writel(ICPC_ROTATE, base + VT8500_ICPC_IRQ);
|
|
|
|
writel(0x00, base + VT8500_ICPC_FIQ);
|
2010-12-23 12:11:21 +00:00
|
|
|
|
2012-08-03 09:00:06 +00:00
|
|
|
for (i = 0; i < 64; i++) {
|
|
|
|
/* Disable all interrupts and route them to IRQ */
|
|
|
|
writeb(VT8500_INT_DISABLE | ICDC_IRQ,
|
|
|
|
base + VT8500_ICDC + i);
|
|
|
|
}
|
|
|
|
}
|
2010-12-23 12:11:21 +00:00
|
|
|
|
2012-08-03 09:00:06 +00:00
|
|
|
static int vt8500_irq_map(struct irq_domain *h, unsigned int virq,
|
|
|
|
irq_hw_number_t hw)
|
|
|
|
{
|
|
|
|
irq_set_chip_and_handler(virq, &vt8500_irq_chip, handle_level_irq);
|
|
|
|
set_irq_flags(virq, IRQF_VALID);
|
2010-12-23 12:11:21 +00:00
|
|
|
|
2012-08-03 09:00:06 +00:00
|
|
|
return 0;
|
2010-12-23 12:11:21 +00:00
|
|
|
}
|
|
|
|
|
2012-08-03 09:00:06 +00:00
|
|
|
static struct irq_domain_ops vt8500_irq_domain_ops = {
|
|
|
|
.map = vt8500_irq_map,
|
|
|
|
.xlate = irq_domain_xlate_onecell,
|
|
|
|
};
|
|
|
|
|
|
|
|
int __init vt8500_irq_init(struct device_node *node, struct device_node *parent)
|
2010-12-23 12:11:21 +00:00
|
|
|
{
|
2012-08-03 09:00:06 +00:00
|
|
|
struct irq_domain *vt8500_irq_domain;
|
|
|
|
struct vt8500_irq_priv *priv;
|
|
|
|
int irq, i;
|
|
|
|
struct device_node *np = node;
|
|
|
|
|
|
|
|
priv = kzalloc(sizeof(struct vt8500_irq_priv), GFP_KERNEL);
|
|
|
|
priv->base = of_iomap(np, 0);
|
|
|
|
|
|
|
|
vt8500_irq_domain = irq_domain_add_legacy(node, 64, irq_cnt, 0,
|
|
|
|
&vt8500_irq_domain_ops, priv);
|
|
|
|
if (!vt8500_irq_domain)
|
|
|
|
pr_err("%s: Unable to add wmt irq domain!\n", __func__);
|
|
|
|
|
|
|
|
irq_set_default_host(vt8500_irq_domain);
|
|
|
|
|
|
|
|
vt8500_init_irq_hw(priv->base);
|
2010-12-23 12:11:21 +00:00
|
|
|
|
2012-08-03 09:00:06 +00:00
|
|
|
pr_info("Added IRQ Controller @ %x [virq_base = %d]\n",
|
|
|
|
(u32)(priv->base), irq_cnt);
|
|
|
|
|
|
|
|
/* check if this is a slaved controller */
|
|
|
|
if (of_irq_count(np) != 0) {
|
|
|
|
/* check that we have the correct number of interrupts */
|
|
|
|
if (of_irq_count(np) != 8) {
|
|
|
|
pr_err("%s: Incorrect IRQ map for slave controller\n",
|
|
|
|
__func__);
|
|
|
|
return -EINVAL;
|
2010-12-23 12:11:21 +00:00
|
|
|
}
|
2012-08-03 09:00:06 +00:00
|
|
|
|
|
|
|
for (i = 0; i < 8; i++) {
|
|
|
|
irq = irq_of_parse_and_map(np, i);
|
|
|
|
enable_irq(irq);
|
|
|
|
}
|
|
|
|
|
|
|
|
pr_info("vt8500-irq: Enabled slave->parent interrupts\n");
|
2010-12-23 12:11:21 +00:00
|
|
|
}
|
2012-08-03 09:00:06 +00:00
|
|
|
|
|
|
|
irq_cnt += 64;
|
|
|
|
|
|
|
|
return 0;
|
2010-12-23 12:11:21 +00:00
|
|
|
}
|
2012-08-03 09:00:06 +00:00
|
|
|
|