2012-01-26 10:59:20 +00:00
|
|
|
/*
|
|
|
|
* at91sam9x5.dtsi - Device Tree Include file for AT91SAM9x5 family SoC
|
|
|
|
* applies to AT91SAM9G15, AT91SAM9G25, AT91SAM9G35,
|
|
|
|
* AT91SAM9X25, AT91SAM9X35 SoC
|
|
|
|
*
|
|
|
|
* Copyright (C) 2012 Atmel,
|
|
|
|
* 2012 Nicolas Ferre <nicolas.ferre@atmel.com>
|
|
|
|
*
|
|
|
|
* Licensed under GPLv2 or later.
|
|
|
|
*/
|
|
|
|
|
2013-05-14 17:21:50 +00:00
|
|
|
#include "skeleton.dtsi"
|
2013-05-30 16:08:22 +00:00
|
|
|
#include <dt-bindings/dma/at91.h>
|
2013-04-24 00:34:25 +00:00
|
|
|
#include <dt-bindings/pinctrl/at91.h>
|
2013-04-24 00:34:25 +00:00
|
|
|
#include <dt-bindings/interrupt-controller/irq.h>
|
2013-04-24 00:34:25 +00:00
|
|
|
#include <dt-bindings/gpio/gpio.h>
|
2012-01-26 10:59:20 +00:00
|
|
|
|
|
|
|
/ {
|
|
|
|
model = "Atmel AT91SAM9x5 family SoC";
|
|
|
|
compatible = "atmel,at91sam9x5";
|
|
|
|
interrupt-parent = <&aic>;
|
|
|
|
|
|
|
|
aliases {
|
|
|
|
serial0 = &dbgu;
|
|
|
|
serial1 = &usart0;
|
|
|
|
serial2 = &usart1;
|
|
|
|
serial3 = &usart2;
|
|
|
|
gpio0 = &pioA;
|
|
|
|
gpio1 = &pioB;
|
|
|
|
gpio2 = &pioC;
|
|
|
|
gpio3 = &pioD;
|
|
|
|
tcb0 = &tcb0;
|
|
|
|
tcb1 = &tcb1;
|
2012-09-12 06:42:16 +00:00
|
|
|
i2c0 = &i2c0;
|
|
|
|
i2c1 = &i2c1;
|
|
|
|
i2c2 = &i2c2;
|
2012-11-07 03:41:41 +00:00
|
|
|
ssc0 = &ssc0;
|
2012-01-26 10:59:20 +00:00
|
|
|
};
|
|
|
|
cpus {
|
2013-04-18 17:31:35 +00:00
|
|
|
#address-cells = <0>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
|
|
|
|
cpu {
|
|
|
|
compatible = "arm,arm926ej-s";
|
|
|
|
device_type = "cpu";
|
2012-01-26 10:59:20 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-04-02 18:44:20 +00:00
|
|
|
memory {
|
2012-01-26 10:59:20 +00:00
|
|
|
reg = <0x20000000 0x10000000>;
|
|
|
|
};
|
|
|
|
|
|
|
|
ahb {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
apb {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
|
|
|
|
aic: interrupt-controller@fffff000 {
|
2012-06-20 14:13:30 +00:00
|
|
|
#interrupt-cells = <3>;
|
2012-01-26 10:59:20 +00:00
|
|
|
compatible = "atmel,at91rm9200-aic";
|
|
|
|
interrupt-controller;
|
|
|
|
reg = <0xfffff000 0x200>;
|
2012-04-09 11:36:36 +00:00
|
|
|
atmel,external-irqs = <31>;
|
2012-01-26 10:59:20 +00:00
|
|
|
};
|
|
|
|
|
2012-03-02 12:54:37 +00:00
|
|
|
ramc0: ramc@ffffe800 {
|
|
|
|
compatible = "atmel,at91sam9g45-ddramc";
|
|
|
|
reg = <0xffffe800 0x200>;
|
|
|
|
};
|
|
|
|
|
2012-03-02 12:44:23 +00:00
|
|
|
pmc: pmc@fffffc00 {
|
|
|
|
compatible = "atmel,at91rm9200-pmc";
|
|
|
|
reg = <0xfffffc00 0x100>;
|
|
|
|
};
|
|
|
|
|
2012-03-02 19:16:27 +00:00
|
|
|
rstc@fffffe00 {
|
|
|
|
compatible = "atmel,at91sam9g45-rstc";
|
|
|
|
reg = <0xfffffe00 0x10>;
|
|
|
|
};
|
|
|
|
|
2012-03-02 13:01:00 +00:00
|
|
|
shdwc@fffffe10 {
|
|
|
|
compatible = "atmel,at91sam9x5-shdwc";
|
|
|
|
reg = <0xfffffe10 0x10>;
|
|
|
|
};
|
|
|
|
|
2012-01-26 10:59:20 +00:00
|
|
|
pit: timer@fffffe30 {
|
|
|
|
compatible = "atmel,at91sam9260-pit";
|
|
|
|
reg = <0xfffffe30 0xf>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
|
2012-01-26 10:59:20 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
tcb0: timer@f8008000 {
|
|
|
|
compatible = "atmel,at91sam9x5-tcb";
|
|
|
|
reg = <0xf8008000 0x100>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>;
|
2012-01-26 10:59:20 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
tcb1: timer@f800c000 {
|
|
|
|
compatible = "atmel,at91sam9x5-tcb";
|
|
|
|
reg = <0xf800c000 0x100>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>;
|
2012-01-26 10:59:20 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
dma0: dma-controller@ffffec00 {
|
|
|
|
compatible = "atmel,at91sam9g45-dma";
|
|
|
|
reg = <0xffffec00 0x200>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0>;
|
2013-04-16 13:03:06 +00:00
|
|
|
#dma-cells = <2>;
|
2012-01-26 10:59:20 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
dma1: dma-controller@ffffee00 {
|
|
|
|
compatible = "atmel,at91sam9g45-dma";
|
|
|
|
reg = <0xffffee00 0x200>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
|
2013-04-16 13:03:06 +00:00
|
|
|
#dma-cells = <2>;
|
2012-01-26 10:59:20 +00:00
|
|
|
};
|
|
|
|
|
2012-07-05 08:56:09 +00:00
|
|
|
pinctrl@fffff400 {
|
2012-07-04 09:20:46 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2012-07-05 08:56:09 +00:00
|
|
|
compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus";
|
2012-07-04 09:20:46 +00:00
|
|
|
ranges = <0xfffff400 0xfffff400 0x800>;
|
|
|
|
|
2012-07-05 08:56:09 +00:00
|
|
|
/* shared pinctrl settings */
|
2012-07-05 08:56:09 +00:00
|
|
|
dbgu {
|
|
|
|
pinctrl_dbgu: dbgu-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A */
|
|
|
|
AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA10 periph A with pullup */
|
2012-07-05 08:56:09 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-11-18 22:40:01 +00:00
|
|
|
usart0 {
|
|
|
|
pinctrl_usart0: usart0-0 {
|
2012-07-05 08:56:09 +00:00
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA0 periph A with pullup */
|
|
|
|
AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA1 periph A */
|
2012-07-05 08:56:09 +00:00
|
|
|
};
|
|
|
|
|
2012-11-18 23:30:01 +00:00
|
|
|
pinctrl_usart0_rts: usart0_rts-0 {
|
2012-07-05 08:56:09 +00:00
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA2 periph A */
|
2012-11-18 23:30:01 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_usart0_cts: usart0_cts-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA3 periph A */
|
2012-07-05 08:56:09 +00:00
|
|
|
};
|
2013-01-18 16:42:28 +00:00
|
|
|
|
|
|
|
pinctrl_usart0_sck: usart0_sck-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA4 periph A */
|
2013-01-18 16:42:28 +00:00
|
|
|
};
|
2012-07-05 08:56:09 +00:00
|
|
|
};
|
|
|
|
|
2012-11-18 22:40:01 +00:00
|
|
|
usart1 {
|
|
|
|
pinctrl_usart1: usart1-0 {
|
2012-07-05 08:56:09 +00:00
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA5 periph A with pullup */
|
|
|
|
AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA6 periph A */
|
2012-07-05 08:56:09 +00:00
|
|
|
};
|
|
|
|
|
2012-11-18 23:30:01 +00:00
|
|
|
pinctrl_usart1_rts: usart1_rts-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOC 27 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC27 periph C */
|
2012-11-18 23:30:01 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_usart1_cts: usart1_cts-0 {
|
2012-07-05 08:56:09 +00:00
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC28 periph C */
|
2012-07-05 08:56:09 +00:00
|
|
|
};
|
2013-01-18 16:42:28 +00:00
|
|
|
|
|
|
|
pinctrl_usart1_sck: usart1_sck-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC29 periph C */
|
2013-01-18 16:42:28 +00:00
|
|
|
};
|
2012-07-05 08:56:09 +00:00
|
|
|
};
|
|
|
|
|
2012-11-18 22:40:01 +00:00
|
|
|
usart2 {
|
|
|
|
pinctrl_usart2: usart2-0 {
|
2012-07-05 08:56:09 +00:00
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA7 periph A with pullup */
|
|
|
|
AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA8 periph A */
|
2012-07-05 08:56:09 +00:00
|
|
|
};
|
|
|
|
|
2013-09-19 12:28:39 +00:00
|
|
|
pinctrl_usart2_rts: usart2_rts-0 {
|
2012-07-05 08:56:09 +00:00
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB0 periph B */
|
2012-11-18 23:30:01 +00:00
|
|
|
};
|
|
|
|
|
2013-09-19 12:28:39 +00:00
|
|
|
pinctrl_usart2_cts: usart2_cts-0 {
|
2012-11-18 23:30:01 +00:00
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB1 periph B */
|
2012-07-05 08:56:09 +00:00
|
|
|
};
|
2013-01-18 16:42:28 +00:00
|
|
|
|
|
|
|
pinctrl_usart2_sck: usart2_sck-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB2 periph B */
|
2013-01-18 16:42:28 +00:00
|
|
|
};
|
2012-07-05 08:56:09 +00:00
|
|
|
};
|
|
|
|
|
2012-11-18 22:40:01 +00:00
|
|
|
uart0 {
|
|
|
|
pinctrl_uart0: uart0-0 {
|
2012-07-05 08:56:09 +00:00
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOC 8 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC8 periph C */
|
|
|
|
AT91_PIOC 9 AT91_PERIPH_C AT91_PINCTRL_PULL_UP>; /* PC9 periph C with pullup */
|
2012-07-05 08:56:09 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-11-18 22:40:01 +00:00
|
|
|
uart1 {
|
|
|
|
pinctrl_uart1: uart1-0 {
|
2012-07-05 08:56:09 +00:00
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOC 16 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC16 periph C */
|
|
|
|
AT91_PIOC 17 AT91_PERIPH_C AT91_PINCTRL_PULL_UP>; /* PC17 periph C with pullup */
|
2012-07-05 08:56:09 +00:00
|
|
|
};
|
|
|
|
};
|
2012-07-05 08:56:09 +00:00
|
|
|
|
2012-07-12 15:36:52 +00:00
|
|
|
nand {
|
|
|
|
pinctrl_nand: nand-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD0 periph A Read Enable */
|
|
|
|
AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD1 periph A Write Enable */
|
|
|
|
AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD2 periph A Address Latch Enable */
|
|
|
|
AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD3 periph A Command Latch Enable */
|
|
|
|
AT91_PIOD 4 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PD4 gpio Chip Enable pin pull_up */
|
|
|
|
AT91_PIOD 5 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PD5 gpio RDY/BUSY pin pull_up */
|
|
|
|
AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD6 periph A Data bit 0 */
|
|
|
|
AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD7 periph A Data bit 1 */
|
|
|
|
AT91_PIOD 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD8 periph A Data bit 2 */
|
|
|
|
AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD9 periph A Data bit 3 */
|
|
|
|
AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A Data bit 4 */
|
|
|
|
AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A Data bit 5 */
|
|
|
|
AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD12 periph A Data bit 6 */
|
|
|
|
AT91_PIOD 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD13 periph A Data bit 7 */
|
2013-03-11 14:12:40 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_nand_16bits: nand_16bits-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOD 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD14 periph A Data bit 8 */
|
|
|
|
AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD15 periph A Data bit 9 */
|
|
|
|
AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD16 periph A Data bit 10 */
|
|
|
|
AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD17 periph A Data bit 11 */
|
|
|
|
AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD18 periph A Data bit 12 */
|
|
|
|
AT91_PIOD 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD19 periph A Data bit 13 */
|
|
|
|
AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD20 periph A Data bit 14 */
|
|
|
|
AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD21 periph A Data bit 15 */
|
2012-07-12 15:36:52 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-11-16 00:24:17 +00:00
|
|
|
mmc0 {
|
|
|
|
pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */
|
|
|
|
AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA16 periph A with pullup */
|
|
|
|
AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA15 periph A with pullup */
|
2012-11-16 00:24:17 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA18 periph A with pullup */
|
|
|
|
AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA19 periph A with pullup */
|
|
|
|
AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA20 periph A with pullup */
|
2012-11-16 00:24:17 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
mmc1 {
|
|
|
|
pinctrl_mmc1_slot0_clk_cmd_dat0: mmc1_slot0_clk_cmd_dat0-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA13 periph B */
|
|
|
|
AT91_PIOA 12 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA12 periph B with pullup */
|
|
|
|
AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA11 periph B with pullup */
|
2012-11-16 00:24:17 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA2 periph B with pullup */
|
|
|
|
AT91_PIOA 3 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA3 periph B with pullup */
|
|
|
|
AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA4 periph B with pullup */
|
2012-11-16 00:24:17 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-01-11 14:08:30 +00:00
|
|
|
ssc0 {
|
|
|
|
pinctrl_ssc0_tx: ssc0_tx-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA24 periph B */
|
|
|
|
AT91_PIOA 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA25 periph B */
|
|
|
|
AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA26 periph B */
|
2013-01-11 14:08:30 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_ssc0_rx: ssc0_rx-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA27 periph B */
|
|
|
|
AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA28 periph B */
|
|
|
|
AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA29 periph B */
|
2013-01-11 14:08:30 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-04-03 06:03:52 +00:00
|
|
|
spi0 {
|
|
|
|
pinctrl_spi0: spi0-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A SPI0_MISO pin */
|
|
|
|
AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A SPI0_MOSI pin */
|
|
|
|
AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA13 periph A SPI0_SPCK pin */
|
2013-04-03 06:03:52 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
spi1 {
|
|
|
|
pinctrl_spi1: spi1-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOA 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA21 periph B SPI1_MISO pin */
|
|
|
|
AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA22 periph B SPI1_MOSI pin */
|
|
|
|
AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA23 periph B SPI1_SPCK pin */
|
2013-04-03 06:03:52 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-03-12 16:54:45 +00:00
|
|
|
i2c0 {
|
|
|
|
pinctrl_i2c0: i2c0-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A I2C0 data */
|
|
|
|
AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA31 periph A I2C0 clock */
|
2013-03-12 16:54:45 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c1 {
|
|
|
|
pinctrl_i2c1: i2c1-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOC 0 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC0 periph C I2C1 data */
|
|
|
|
AT91_PIOC 1 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC1 periph C I2C1 clock */
|
2013-03-12 16:54:45 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c2 {
|
|
|
|
pinctrl_i2c2: i2c2-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB4 periph B I2C2 data */
|
|
|
|
AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB5 periph B I2C2 clock */
|
2013-03-12 16:54:45 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-03-12 16:54:46 +00:00
|
|
|
i2c_gpio0 {
|
|
|
|
pinctrl_i2c_gpio0: i2c_gpio0-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOA 30 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PA30 gpio multidrive I2C0 data */
|
|
|
|
AT91_PIOA 31 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PA31 gpio multidrive I2C0 clock */
|
2013-03-12 16:54:46 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c_gpio1 {
|
|
|
|
pinctrl_i2c_gpio1: i2c_gpio1-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOC 0 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PC0 gpio multidrive I2C1 data */
|
|
|
|
AT91_PIOC 1 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PC1 gpio multidrive I2C1 clock */
|
2013-03-12 16:54:46 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c_gpio2 {
|
|
|
|
pinctrl_i2c_gpio2: i2c_gpio2-0 {
|
|
|
|
atmel,pins =
|
2013-04-24 00:34:25 +00:00
|
|
|
<AT91_PIOB 4 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PB4 gpio multidrive I2C2 data */
|
|
|
|
AT91_PIOB 5 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PB5 gpio multidrive I2C2 clock */
|
2013-03-12 16:54:46 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-05-24 10:05:56 +00:00
|
|
|
tcb0 {
|
|
|
|
pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
|
|
|
|
atmel,pins = <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
|
|
|
|
atmel,pins = <AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
|
|
|
|
atmel,pins = <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
|
|
|
|
atmel,pins = <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
|
|
|
|
atmel,pins = <AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
|
|
|
|
atmel,pins = <AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
|
|
|
|
atmel,pins = <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
|
|
|
|
atmel,pins = <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
|
|
|
|
atmel,pins = <AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
|
|
|
tcb1 {
|
|
|
|
pinctrl_tcb1_tclk0: tcb1_tclk0-0 {
|
|
|
|
atmel,pins = <AT91_PIOC 4 AT91_PERIPH_C AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb1_tclk1: tcb1_tclk1-0 {
|
|
|
|
atmel,pins = <AT91_PIOC 7 AT91_PERIPH_C AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb1_tclk2: tcb1_tclk2-0 {
|
|
|
|
atmel,pins = <AT91_PIOC 14 AT91_PERIPH_C AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb1_tioa0: tcb1_tioa0-0 {
|
|
|
|
atmel,pins = <AT91_PIOC 2 AT91_PERIPH_C AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb1_tioa1: tcb1_tioa1-0 {
|
|
|
|
atmel,pins = <AT91_PIOC 5 AT91_PERIPH_C AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb1_tioa2: tcb1_tioa2-0 {
|
|
|
|
atmel,pins = <AT91_PIOC 12 AT91_PERIPH_C AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb1_tiob0: tcb1_tiob0-0 {
|
|
|
|
atmel,pins = <AT91_PIOC 3 AT91_PERIPH_C AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb1_tiob1: tcb1_tiob1-0 {
|
|
|
|
atmel,pins = <AT91_PIOC 6 AT91_PERIPH_C AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pinctrl_tcb1_tiob2: tcb1_tiob2-0 {
|
|
|
|
atmel,pins = <AT91_PIOC 13 AT91_PERIPH_C AT91_PINCTRL_NONE>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2012-07-04 09:20:46 +00:00
|
|
|
pioA: gpio@fffff400 {
|
|
|
|
compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
|
|
|
|
reg = <0xfffff400 0x200>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
|
2012-07-04 09:20:46 +00:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pioB: gpio@fffff600 {
|
|
|
|
compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
|
|
|
|
reg = <0xfffff600 0x200>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
|
2012-07-04 09:20:46 +00:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
2012-07-14 07:26:08 +00:00
|
|
|
#gpio-lines = <19>;
|
2012-07-04 09:20:46 +00:00
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pioC: gpio@fffff800 {
|
|
|
|
compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
|
|
|
|
reg = <0xfffff800 0x200>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
|
2012-07-04 09:20:46 +00:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
};
|
|
|
|
|
|
|
|
pioD: gpio@fffffa00 {
|
|
|
|
compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
|
|
|
|
reg = <0xfffffa00 0x200>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
|
2012-07-04 09:20:46 +00:00
|
|
|
#gpio-cells = <2>;
|
|
|
|
gpio-controller;
|
2012-07-14 07:26:08 +00:00
|
|
|
#gpio-lines = <22>;
|
2012-07-04 09:20:46 +00:00
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
|
|
|
};
|
2012-01-26 10:59:20 +00:00
|
|
|
};
|
|
|
|
|
2013-01-11 14:08:30 +00:00
|
|
|
ssc0: ssc@f0010000 {
|
|
|
|
compatible = "atmel,at91sam9g45-ssc";
|
|
|
|
reg = <0xf0010000 0x4000>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <28 IRQ_TYPE_LEVEL_HIGH 5>;
|
2013-08-12 12:30:59 +00:00
|
|
|
dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(13)>,
|
|
|
|
<&dma0 1 AT91_DMA_CFG_PER_ID(14)>;
|
|
|
|
dma-names = "tx", "rx";
|
2013-01-11 14:08:30 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-11-19 11:23:36 +00:00
|
|
|
mmc0: mmc@f0008000 {
|
|
|
|
compatible = "atmel,hsmci";
|
|
|
|
reg = <0xf0008000 0x600>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <12 IRQ_TYPE_LEVEL_HIGH 0>;
|
2013-05-30 16:08:22 +00:00
|
|
|
dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(0)>;
|
2013-04-16 13:03:10 +00:00
|
|
|
dma-names = "rxtx";
|
2013-09-19 13:22:57 +00:00
|
|
|
pinctrl-names = "default";
|
2012-11-19 11:23:36 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
mmc1: mmc@f000c000 {
|
|
|
|
compatible = "atmel,hsmci";
|
|
|
|
reg = <0xf000c000 0x600>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <26 IRQ_TYPE_LEVEL_HIGH 0>;
|
2013-05-30 16:08:22 +00:00
|
|
|
dmas = <&dma1 1 AT91_DMA_CFG_PER_ID(0)>;
|
2013-04-16 13:03:10 +00:00
|
|
|
dma-names = "rxtx";
|
2013-09-19 13:22:57 +00:00
|
|
|
pinctrl-names = "default";
|
2012-11-19 11:23:36 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-01-26 10:59:20 +00:00
|
|
|
dbgu: serial@fffff200 {
|
|
|
|
compatible = "atmel,at91sam9260-usart";
|
|
|
|
reg = <0xfffff200 0x200>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
|
2012-07-05 08:56:09 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_dbgu>;
|
2012-01-26 10:59:20 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
usart0: serial@f801c000 {
|
|
|
|
compatible = "atmel,at91sam9260-usart";
|
|
|
|
reg = <0xf801c000 0x200>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <5 IRQ_TYPE_LEVEL_HIGH 5>;
|
2012-07-05 08:56:09 +00:00
|
|
|
pinctrl-names = "default";
|
2012-11-18 22:40:01 +00:00
|
|
|
pinctrl-0 = <&pinctrl_usart0>;
|
2012-01-26 10:59:20 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
usart1: serial@f8020000 {
|
|
|
|
compatible = "atmel,at91sam9260-usart";
|
|
|
|
reg = <0xf8020000 0x200>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>;
|
2012-07-05 08:56:09 +00:00
|
|
|
pinctrl-names = "default";
|
2012-11-18 22:40:01 +00:00
|
|
|
pinctrl-0 = <&pinctrl_usart1>;
|
2012-01-26 10:59:20 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
usart2: serial@f8024000 {
|
|
|
|
compatible = "atmel,at91sam9260-usart";
|
|
|
|
reg = <0xf8024000 0x200>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
|
2012-07-05 08:56:09 +00:00
|
|
|
pinctrl-names = "default";
|
2012-11-18 22:40:01 +00:00
|
|
|
pinctrl-0 = <&pinctrl_usart2>;
|
2012-01-26 10:59:20 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-09-12 06:42:16 +00:00
|
|
|
i2c0: i2c@f8010000 {
|
|
|
|
compatible = "atmel,at91sam9x5-i2c";
|
|
|
|
reg = <0xf8010000 0x100>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <9 IRQ_TYPE_LEVEL_HIGH 6>;
|
2013-05-30 16:08:22 +00:00
|
|
|
dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(7)>,
|
|
|
|
<&dma0 1 AT91_DMA_CFG_PER_ID(8)>;
|
2013-04-16 13:03:08 +00:00
|
|
|
dma-names = "tx", "rx";
|
2012-09-12 06:42:16 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-03-12 16:54:45 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c0>;
|
2012-09-12 06:42:16 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c1: i2c@f8014000 {
|
|
|
|
compatible = "atmel,at91sam9x5-i2c";
|
|
|
|
reg = <0xf8014000 0x100>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <10 IRQ_TYPE_LEVEL_HIGH 6>;
|
2013-05-30 16:08:22 +00:00
|
|
|
dmas = <&dma1 1 AT91_DMA_CFG_PER_ID(5)>,
|
|
|
|
<&dma1 1 AT91_DMA_CFG_PER_ID(6)>;
|
2013-04-16 13:03:08 +00:00
|
|
|
dma-names = "tx", "rx";
|
2012-09-12 06:42:16 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-03-12 16:54:45 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c1>;
|
2012-09-12 06:42:16 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c2: i2c@f8018000 {
|
|
|
|
compatible = "atmel,at91sam9x5-i2c";
|
|
|
|
reg = <0xf8018000 0x100>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <11 IRQ_TYPE_LEVEL_HIGH 6>;
|
2013-05-30 16:08:22 +00:00
|
|
|
dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(9)>,
|
|
|
|
<&dma0 1 AT91_DMA_CFG_PER_ID(10)>;
|
2013-04-16 13:03:08 +00:00
|
|
|
dma-names = "tx", "rx";
|
2012-09-12 06:42:16 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-03-12 16:54:45 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c2>;
|
2012-09-12 06:42:16 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-04-18 08:52:45 +00:00
|
|
|
uart0: serial@f8040000 {
|
|
|
|
compatible = "atmel,at91sam9260-usart";
|
|
|
|
reg = <0xf8040000 0x200>;
|
|
|
|
interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_uart0>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
uart1: serial@f8044000 {
|
|
|
|
compatible = "atmel,at91sam9260-usart";
|
|
|
|
reg = <0xf8044000 0x200>;
|
|
|
|
interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_uart1>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2012-05-11 13:35:39 +00:00
|
|
|
adc0: adc@f804c000 {
|
|
|
|
compatible = "atmel,at91sam9260-adc";
|
|
|
|
reg = <0xf804c000 0x100>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <19 IRQ_TYPE_LEVEL_HIGH 0>;
|
2012-05-11 13:35:39 +00:00
|
|
|
atmel,adc-use-external;
|
|
|
|
atmel,adc-channels-used = <0xffff>;
|
|
|
|
atmel,adc-vref = <3300>;
|
|
|
|
atmel,adc-num-channels = <12>;
|
|
|
|
atmel,adc-startup-time = <40>;
|
|
|
|
atmel,adc-channel-base = <0x50>;
|
|
|
|
atmel,adc-drdy-mask = <0x1000000>;
|
|
|
|
atmel,adc-status-register = <0x30>;
|
|
|
|
atmel,adc-trigger-register = <0xc0>;
|
2013-03-29 09:13:19 +00:00
|
|
|
atmel,adc-res = <8 10>;
|
|
|
|
atmel,adc-res-names = "lowres", "highres";
|
|
|
|
atmel,adc-use-res = "highres";
|
2012-05-11 13:35:39 +00:00
|
|
|
|
|
|
|
trigger@0 {
|
|
|
|
trigger-name = "external-rising";
|
|
|
|
trigger-value = <0x1>;
|
|
|
|
trigger-external;
|
|
|
|
};
|
|
|
|
|
|
|
|
trigger@1 {
|
|
|
|
trigger-name = "external-falling";
|
|
|
|
trigger-value = <0x2>;
|
|
|
|
trigger-external;
|
|
|
|
};
|
|
|
|
|
|
|
|
trigger@2 {
|
|
|
|
trigger-name = "external-any";
|
|
|
|
trigger-value = <0x3>;
|
|
|
|
trigger-external;
|
|
|
|
};
|
|
|
|
|
|
|
|
trigger@3 {
|
|
|
|
trigger-name = "continuous";
|
|
|
|
trigger-value = <0x6>;
|
|
|
|
};
|
|
|
|
};
|
2013-04-03 06:02:18 +00:00
|
|
|
|
|
|
|
spi0: spi@f0000000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "atmel,at91rm9200-spi";
|
|
|
|
reg = <0xf0000000 0x100>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <13 IRQ_TYPE_LEVEL_HIGH 3>;
|
2013-05-31 15:02:00 +00:00
|
|
|
dmas = <&dma0 1 AT91_DMA_CFG_PER_ID(1)>,
|
|
|
|
<&dma0 1 AT91_DMA_CFG_PER_ID(2)>;
|
|
|
|
dma-names = "tx", "rx";
|
2013-04-03 06:03:52 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_spi0>;
|
2013-04-03 06:02:18 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
spi1: spi@f0004000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "atmel,at91rm9200-spi";
|
|
|
|
reg = <0xf0004000 0x100>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <14 IRQ_TYPE_LEVEL_HIGH 3>;
|
2013-05-31 15:02:00 +00:00
|
|
|
dmas = <&dma1 1 AT91_DMA_CFG_PER_ID(1)>,
|
|
|
|
<&dma1 1 AT91_DMA_CFG_PER_ID(2)>;
|
|
|
|
dma-names = "tx", "rx";
|
2013-04-03 06:03:52 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_spi1>;
|
2013-04-03 06:02:18 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2013-05-02 16:28:03 +00:00
|
|
|
|
2013-05-03 12:49:51 +00:00
|
|
|
usb2: gadget@f803c000 {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
compatible = "atmel,at91sam9rl-udc";
|
|
|
|
reg = <0x00500000 0x80000
|
|
|
|
0xf803c000 0x400>;
|
|
|
|
interrupts = <23 IRQ_TYPE_LEVEL_HIGH 0>;
|
|
|
|
status = "disabled";
|
|
|
|
|
|
|
|
ep0 {
|
|
|
|
reg = <0>;
|
|
|
|
atmel,fifo-size = <64>;
|
|
|
|
atmel,nb-banks = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
ep1 {
|
|
|
|
reg = <1>;
|
|
|
|
atmel,fifo-size = <1024>;
|
|
|
|
atmel,nb-banks = <2>;
|
|
|
|
atmel,can-dma;
|
|
|
|
atmel,can-isoc;
|
|
|
|
};
|
|
|
|
|
|
|
|
ep2 {
|
|
|
|
reg = <2>;
|
|
|
|
atmel,fifo-size = <1024>;
|
|
|
|
atmel,nb-banks = <2>;
|
|
|
|
atmel,can-dma;
|
|
|
|
atmel,can-isoc;
|
|
|
|
};
|
|
|
|
|
|
|
|
ep3 {
|
|
|
|
reg = <3>;
|
|
|
|
atmel,fifo-size = <1024>;
|
|
|
|
atmel,nb-banks = <3>;
|
|
|
|
atmel,can-dma;
|
|
|
|
};
|
|
|
|
|
|
|
|
ep4 {
|
|
|
|
reg = <4>;
|
|
|
|
atmel,fifo-size = <1024>;
|
|
|
|
atmel,nb-banks = <3>;
|
|
|
|
atmel,can-dma;
|
|
|
|
};
|
|
|
|
|
|
|
|
ep5 {
|
|
|
|
reg = <5>;
|
|
|
|
atmel,fifo-size = <1024>;
|
|
|
|
atmel,nb-banks = <3>;
|
|
|
|
atmel,can-dma;
|
|
|
|
atmel,can-isoc;
|
|
|
|
};
|
|
|
|
|
|
|
|
ep6 {
|
|
|
|
reg = <6>;
|
|
|
|
atmel,fifo-size = <1024>;
|
|
|
|
atmel,nb-banks = <3>;
|
|
|
|
atmel,can-dma;
|
|
|
|
atmel,can-isoc;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2013-05-31 03:10:02 +00:00
|
|
|
watchdog@fffffe40 {
|
|
|
|
compatible = "atmel,at91sam9260-wdt";
|
|
|
|
reg = <0xfffffe40 0x10>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
2013-03-22 09:16:56 +00:00
|
|
|
rtc@fffffeb0 {
|
2013-04-18 08:13:21 +00:00
|
|
|
compatible = "atmel,at91sam9x5-rtc";
|
2013-03-22 09:16:56 +00:00
|
|
|
reg = <0xfffffeb0 0x40>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
|
2013-03-22 09:16:56 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2012-01-26 10:59:20 +00:00
|
|
|
};
|
2012-02-21 13:38:18 +00:00
|
|
|
|
|
|
|
nand0: nand@40000000 {
|
|
|
|
compatible = "atmel,at91rm9200-nand";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
reg = <0x40000000 0x10000000
|
2013-01-23 12:47:09 +00:00
|
|
|
0xffffe000 0x600 /* PMECC Registers */
|
|
|
|
0xffffe600 0x200 /* PMECC Error Location Registers */
|
|
|
|
0x00108000 0x18000 /* PMECC looup table in ROM code */
|
2012-02-21 13:38:18 +00:00
|
|
|
>;
|
2013-01-23 12:47:09 +00:00
|
|
|
atmel,pmecc-lookup-table-offset = <0x0 0x8000>;
|
2012-02-21 13:38:18 +00:00
|
|
|
atmel,nand-addr-offset = <21>;
|
|
|
|
atmel,nand-cmd-offset = <22>;
|
2012-07-12 15:36:52 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_nand>;
|
2013-04-24 00:34:25 +00:00
|
|
|
gpios = <&pioD 5 GPIO_ACTIVE_HIGH
|
|
|
|
&pioD 4 GPIO_ACTIVE_HIGH
|
2012-02-21 13:38:18 +00:00
|
|
|
0
|
|
|
|
>;
|
|
|
|
status = "disabled";
|
|
|
|
};
|
2011-11-20 22:55:18 +00:00
|
|
|
|
|
|
|
usb0: ohci@00600000 {
|
|
|
|
compatible = "atmel,at91rm9200-ohci", "usb-ohci";
|
|
|
|
reg = <0x00600000 0x100000>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
|
2011-11-20 22:55:18 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2011-11-22 04:11:13 +00:00
|
|
|
|
|
|
|
usb1: ehci@00700000 {
|
|
|
|
compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
|
|
|
|
reg = <0x00700000 0x100000>;
|
2013-04-24 00:34:25 +00:00
|
|
|
interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
|
2011-11-22 04:11:13 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2012-01-26 10:59:20 +00:00
|
|
|
};
|
2012-02-23 14:50:32 +00:00
|
|
|
|
|
|
|
i2c@0 {
|
|
|
|
compatible = "i2c-gpio";
|
2013-04-24 00:34:25 +00:00
|
|
|
gpios = <&pioA 30 GPIO_ACTIVE_HIGH /* sda */
|
|
|
|
&pioA 31 GPIO_ACTIVE_HIGH /* scl */
|
2012-02-23 14:50:32 +00:00
|
|
|
>;
|
|
|
|
i2c-gpio,sda-open-drain;
|
|
|
|
i2c-gpio,scl-open-drain;
|
|
|
|
i2c-gpio,delay-us = <2>; /* ~100 kHz */
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-03-12 16:54:46 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c_gpio0>;
|
2012-02-23 14:50:32 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c@1 {
|
|
|
|
compatible = "i2c-gpio";
|
2013-04-24 00:34:25 +00:00
|
|
|
gpios = <&pioC 0 GPIO_ACTIVE_HIGH /* sda */
|
|
|
|
&pioC 1 GPIO_ACTIVE_HIGH /* scl */
|
2012-02-23 14:50:32 +00:00
|
|
|
>;
|
|
|
|
i2c-gpio,sda-open-drain;
|
|
|
|
i2c-gpio,scl-open-drain;
|
|
|
|
i2c-gpio,delay-us = <2>; /* ~100 kHz */
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-03-12 16:54:46 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c_gpio1>;
|
2012-02-23 14:50:32 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
|
|
|
|
|
|
|
i2c@2 {
|
|
|
|
compatible = "i2c-gpio";
|
2013-04-24 00:34:25 +00:00
|
|
|
gpios = <&pioB 4 GPIO_ACTIVE_HIGH /* sda */
|
|
|
|
&pioB 5 GPIO_ACTIVE_HIGH /* scl */
|
2012-02-23 14:50:32 +00:00
|
|
|
>;
|
|
|
|
i2c-gpio,sda-open-drain;
|
|
|
|
i2c-gpio,scl-open-drain;
|
|
|
|
i2c-gpio,delay-us = <2>; /* ~100 kHz */
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2013-03-12 16:54:46 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c_gpio2>;
|
2012-02-23 14:50:32 +00:00
|
|
|
status = "disabled";
|
|
|
|
};
|
2012-01-26 10:59:20 +00:00
|
|
|
};
|