2014-12-03 14:52:41 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2014, 2015 Synopsys, Inc. (www.synopsys.com)
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Device tree for AXC003 CPU card:
|
|
|
|
* HS38x2 (Dual Core) with IDU intc (VDK version)
|
|
|
|
*/
|
|
|
|
|
2016-01-19 10:30:42 +00:00
|
|
|
/include/ "skeleton_hs_idu.dtsi"
|
|
|
|
|
2014-12-03 14:52:41 +00:00
|
|
|
/ {
|
|
|
|
compatible = "snps,arc";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
|
|
|
|
cpu_card {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
|
|
|
|
ranges = <0x00000000 0xf0000000 0x10000000>;
|
|
|
|
|
2016-01-01 13:18:40 +00:00
|
|
|
core_clk: core_clk {
|
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
|
|
|
clock-frequency = <50000000>;
|
|
|
|
};
|
|
|
|
|
2016-01-28 04:27:12 +00:00
|
|
|
core_intc: archs-intc@cpu {
|
2014-12-03 14:52:41 +00:00
|
|
|
compatible = "snps,archs-intc";
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
};
|
|
|
|
|
|
|
|
idu_intc: idu-interrupt-controller {
|
|
|
|
compatible = "snps,archs-idu-intc";
|
|
|
|
interrupt-controller;
|
2016-01-28 04:27:12 +00:00
|
|
|
interrupt-parent = <&core_intc>;
|
2017-02-02 00:13:32 +00:00
|
|
|
#interrupt-cells = <1>;
|
2014-12-03 14:52:41 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
debug_uart: dw-apb-uart@0x5000 {
|
|
|
|
compatible = "snps,dw-apb-uart";
|
|
|
|
reg = <0x5000 0x100>;
|
|
|
|
clock-frequency = <2403200>;
|
|
|
|
interrupt-parent = <&idu_intc>;
|
2017-02-02 00:13:32 +00:00
|
|
|
interrupts = <2>;
|
2014-12-03 14:52:41 +00:00
|
|
|
baud = <115200>;
|
|
|
|
reg-shift = <2>;
|
|
|
|
reg-io-width = <4>;
|
|
|
|
};
|
|
|
|
|
|
|
|
};
|
|
|
|
|
|
|
|
mb_intc: dw-apb-ictl@0xe0012000 {
|
|
|
|
#interrupt-cells = <1>;
|
|
|
|
compatible = "snps,dw-apb-ictl";
|
|
|
|
reg = < 0xe0012000 0x200 >;
|
|
|
|
interrupt-controller;
|
|
|
|
interrupt-parent = <&idu_intc>;
|
2017-02-02 00:13:32 +00:00
|
|
|
interrupts = <0>;
|
2014-12-03 14:52:41 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
memory {
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0x00000000 0x80000000 0x40000000>;
|
|
|
|
device_type = "memory";
|
2015-01-23 12:40:26 +00:00
|
|
|
reg = <0x80000000 0x20000000>; /* 512MiB */
|
2014-12-03 14:52:41 +00:00
|
|
|
};
|
|
|
|
};
|