2007-02-05 13:48:19 +00:00
|
|
|
/*
|
|
|
|
* arch/arm/mm/cache-l2x0.c - L210/L220 cache controller support
|
|
|
|
*
|
|
|
|
* Copyright (C) 2007 ARM Limited
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
|
|
|
*/
|
2011-08-03 17:12:05 +00:00
|
|
|
#include <linux/err.h>
|
2007-02-05 13:48:19 +00:00
|
|
|
#include <linux/init.h>
|
2007-07-20 10:42:40 +00:00
|
|
|
#include <linux/spinlock.h>
|
2008-09-06 11:10:45 +00:00
|
|
|
#include <linux/io.h>
|
2011-08-03 17:12:05 +00:00
|
|
|
#include <linux/of.h>
|
|
|
|
#include <linux/of_address.h>
|
2007-02-05 13:48:19 +00:00
|
|
|
|
|
|
|
#include <asm/cacheflush.h>
|
|
|
|
#include <asm/hardware/cache-l2x0.h>
|
2012-11-06 00:58:07 +00:00
|
|
|
#include "cache-aurora-l2.h"
|
2007-02-05 13:48:19 +00:00
|
|
|
|
|
|
|
#define CACHE_LINE_SIZE 32
|
|
|
|
|
|
|
|
static void __iomem *l2x0_base;
|
2009-07-03 13:44:46 +00:00
|
|
|
static DEFINE_RAW_SPINLOCK(l2x0_lock);
|
2011-09-18 10:27:30 +00:00
|
|
|
static u32 l2x0_way_mask; /* Bitmask of active ways */
|
|
|
|
static u32 l2x0_size;
|
2012-04-20 16:21:08 +00:00
|
|
|
static unsigned long sync_reg_offset = L2X0_CACHE_SYNC;
|
2007-02-05 13:48:19 +00:00
|
|
|
|
2012-11-06 00:58:07 +00:00
|
|
|
/* Aurora don't have the cache ID register available, so we have to
|
|
|
|
* pass it though the device tree */
|
|
|
|
static u32 cache_id_part_number_from_dt;
|
|
|
|
|
2011-09-30 13:43:12 +00:00
|
|
|
struct l2x0_regs l2x0_saved_regs;
|
|
|
|
|
|
|
|
struct l2x0_of_data {
|
2011-09-18 10:27:30 +00:00
|
|
|
void (*setup)(const struct device_node *, u32 *, u32 *);
|
2011-09-30 13:43:12 +00:00
|
|
|
void (*save)(void);
|
2012-10-01 09:56:42 +00:00
|
|
|
struct outer_cache_fns outer_cache;
|
2011-09-30 13:43:12 +00:00
|
|
|
};
|
|
|
|
|
2012-10-01 09:56:42 +00:00
|
|
|
static bool of_init = false;
|
|
|
|
|
2010-08-31 12:05:22 +00:00
|
|
|
static inline void cache_wait_way(void __iomem *reg, unsigned long mask)
|
2007-02-05 13:48:19 +00:00
|
|
|
{
|
2010-08-31 12:05:22 +00:00
|
|
|
/* wait for cache operation by line or way to complete */
|
2010-07-28 21:01:25 +00:00
|
|
|
while (readl_relaxed(reg) & mask)
|
2011-09-09 09:30:34 +00:00
|
|
|
cpu_relax();
|
2007-02-05 13:48:19 +00:00
|
|
|
}
|
|
|
|
|
2010-08-31 12:05:22 +00:00
|
|
|
#ifdef CONFIG_CACHE_PL310
|
|
|
|
static inline void cache_wait(void __iomem *reg, unsigned long mask)
|
|
|
|
{
|
|
|
|
/* cache operations by line are atomic on PL310 */
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
#define cache_wait cache_wait_way
|
|
|
|
#endif
|
|
|
|
|
2007-02-05 13:48:19 +00:00
|
|
|
static inline void cache_sync(void)
|
|
|
|
{
|
2009-11-19 11:41:09 +00:00
|
|
|
void __iomem *base = l2x0_base;
|
2011-02-17 06:03:51 +00:00
|
|
|
|
2012-04-20 16:21:08 +00:00
|
|
|
writel_relaxed(0, base + sync_reg_offset);
|
2009-11-19 11:41:09 +00:00
|
|
|
cache_wait(base + L2X0_CACHE_SYNC, 1);
|
2007-02-05 13:48:19 +00:00
|
|
|
}
|
|
|
|
|
2010-02-04 18:35:06 +00:00
|
|
|
static inline void l2x0_clean_line(unsigned long addr)
|
|
|
|
{
|
|
|
|
void __iomem *base = l2x0_base;
|
|
|
|
cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
|
2010-07-28 21:01:25 +00:00
|
|
|
writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
|
2010-02-04 18:35:06 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void l2x0_inv_line(unsigned long addr)
|
|
|
|
{
|
|
|
|
void __iomem *base = l2x0_base;
|
|
|
|
cache_wait(base + L2X0_INV_LINE_PA, 1);
|
2010-07-28 21:01:25 +00:00
|
|
|
writel_relaxed(addr, base + L2X0_INV_LINE_PA);
|
2010-02-04 18:35:06 +00:00
|
|
|
}
|
|
|
|
|
2011-03-08 05:59:54 +00:00
|
|
|
#if defined(CONFIG_PL310_ERRATA_588369) || defined(CONFIG_PL310_ERRATA_727915)
|
2012-04-20 16:22:11 +00:00
|
|
|
static inline void debug_writel(unsigned long val)
|
|
|
|
{
|
|
|
|
if (outer_cache.set_debug)
|
|
|
|
outer_cache.set_debug(val);
|
|
|
|
}
|
2010-02-04 18:42:42 +00:00
|
|
|
|
2012-04-20 16:22:11 +00:00
|
|
|
static void pl310_set_debug(unsigned long val)
|
2011-03-08 05:59:54 +00:00
|
|
|
{
|
|
|
|
writel_relaxed(val, l2x0_base + L2X0_DEBUG_CTRL);
|
2010-02-04 18:42:42 +00:00
|
|
|
}
|
2011-03-08 05:59:54 +00:00
|
|
|
#else
|
|
|
|
/* Optimised out for non-errata case */
|
|
|
|
static inline void debug_writel(unsigned long val)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2012-04-20 16:22:11 +00:00
|
|
|
#define pl310_set_debug NULL
|
2011-03-08 05:59:54 +00:00
|
|
|
#endif
|
2010-02-04 18:42:42 +00:00
|
|
|
|
2011-03-08 05:59:54 +00:00
|
|
|
#ifdef CONFIG_PL310_ERRATA_588369
|
2010-02-04 18:42:42 +00:00
|
|
|
static inline void l2x0_flush_line(unsigned long addr)
|
|
|
|
{
|
|
|
|
void __iomem *base = l2x0_base;
|
|
|
|
|
|
|
|
/* Clean by PA followed by Invalidate by PA */
|
|
|
|
cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
|
2010-07-28 21:01:25 +00:00
|
|
|
writel_relaxed(addr, base + L2X0_CLEAN_LINE_PA);
|
2010-02-04 18:42:42 +00:00
|
|
|
cache_wait(base + L2X0_INV_LINE_PA, 1);
|
2010-07-28 21:01:25 +00:00
|
|
|
writel_relaxed(addr, base + L2X0_INV_LINE_PA);
|
2010-02-04 18:42:42 +00:00
|
|
|
}
|
|
|
|
#else
|
|
|
|
|
2010-02-04 18:35:06 +00:00
|
|
|
static inline void l2x0_flush_line(unsigned long addr)
|
|
|
|
{
|
|
|
|
void __iomem *base = l2x0_base;
|
|
|
|
cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
|
2010-07-28 21:01:25 +00:00
|
|
|
writel_relaxed(addr, base + L2X0_CLEAN_INV_LINE_PA);
|
2010-02-04 18:35:06 +00:00
|
|
|
}
|
2010-02-04 18:42:42 +00:00
|
|
|
#endif
|
2010-02-04 18:35:06 +00:00
|
|
|
|
2010-03-24 15:48:53 +00:00
|
|
|
static void l2x0_cache_sync(void)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
2009-07-03 13:44:46 +00:00
|
|
|
raw_spin_lock_irqsave(&l2x0_lock, flags);
|
2010-03-24 15:48:53 +00:00
|
|
|
cache_sync();
|
2009-07-03 13:44:46 +00:00
|
|
|
raw_spin_unlock_irqrestore(&l2x0_lock, flags);
|
2010-03-24 15:48:53 +00:00
|
|
|
}
|
|
|
|
|
2011-07-01 13:36:19 +00:00
|
|
|
static void __l2x0_flush_all(void)
|
2010-07-31 15:35:24 +00:00
|
|
|
{
|
2011-03-08 05:59:54 +00:00
|
|
|
debug_writel(0x03);
|
2010-07-31 15:35:24 +00:00
|
|
|
writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_INV_WAY);
|
|
|
|
cache_wait_way(l2x0_base + L2X0_CLEAN_INV_WAY, l2x0_way_mask);
|
|
|
|
cache_sync();
|
2011-03-08 05:59:54 +00:00
|
|
|
debug_writel(0x00);
|
2011-07-01 13:36:19 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void l2x0_flush_all(void)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
/* clean all ways */
|
2009-07-03 13:44:46 +00:00
|
|
|
raw_spin_lock_irqsave(&l2x0_lock, flags);
|
2011-07-01 13:36:19 +00:00
|
|
|
__l2x0_flush_all();
|
2009-07-03 13:44:46 +00:00
|
|
|
raw_spin_unlock_irqrestore(&l2x0_lock, flags);
|
2010-07-31 15:35:24 +00:00
|
|
|
}
|
|
|
|
|
2010-07-11 09:28:41 +00:00
|
|
|
static void l2x0_clean_all(void)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
/* clean all ways */
|
2009-07-03 13:44:46 +00:00
|
|
|
raw_spin_lock_irqsave(&l2x0_lock, flags);
|
2010-07-11 09:28:41 +00:00
|
|
|
writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_CLEAN_WAY);
|
|
|
|
cache_wait_way(l2x0_base + L2X0_CLEAN_WAY, l2x0_way_mask);
|
|
|
|
cache_sync();
|
2009-07-03 13:44:46 +00:00
|
|
|
raw_spin_unlock_irqrestore(&l2x0_lock, flags);
|
2010-07-11 09:28:41 +00:00
|
|
|
}
|
|
|
|
|
2010-07-31 15:35:24 +00:00
|
|
|
static void l2x0_inv_all(void)
|
2007-02-05 13:48:19 +00:00
|
|
|
{
|
2009-11-19 11:12:15 +00:00
|
|
|
unsigned long flags;
|
|
|
|
|
2007-02-05 13:48:19 +00:00
|
|
|
/* invalidate all ways */
|
2009-07-03 13:44:46 +00:00
|
|
|
raw_spin_lock_irqsave(&l2x0_lock, flags);
|
2010-07-31 15:35:24 +00:00
|
|
|
/* Invalidating when L2 is enabled is a nono */
|
2012-11-06 00:58:07 +00:00
|
|
|
BUG_ON(readl(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN);
|
2010-07-28 21:01:25 +00:00
|
|
|
writel_relaxed(l2x0_way_mask, l2x0_base + L2X0_INV_WAY);
|
2010-08-31 12:05:22 +00:00
|
|
|
cache_wait_way(l2x0_base + L2X0_INV_WAY, l2x0_way_mask);
|
2007-02-05 13:48:19 +00:00
|
|
|
cache_sync();
|
2009-07-03 13:44:46 +00:00
|
|
|
raw_spin_unlock_irqrestore(&l2x0_lock, flags);
|
2007-02-05 13:48:19 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void l2x0_inv_range(unsigned long start, unsigned long end)
|
|
|
|
{
|
2009-11-19 11:41:09 +00:00
|
|
|
void __iomem *base = l2x0_base;
|
2009-11-19 11:12:15 +00:00
|
|
|
unsigned long flags;
|
2007-02-05 13:48:19 +00:00
|
|
|
|
2009-07-03 13:44:46 +00:00
|
|
|
raw_spin_lock_irqsave(&l2x0_lock, flags);
|
2007-09-14 23:56:19 +00:00
|
|
|
if (start & (CACHE_LINE_SIZE - 1)) {
|
|
|
|
start &= ~(CACHE_LINE_SIZE - 1);
|
2010-02-04 18:42:42 +00:00
|
|
|
debug_writel(0x03);
|
2010-02-04 18:35:06 +00:00
|
|
|
l2x0_flush_line(start);
|
2010-02-04 18:42:42 +00:00
|
|
|
debug_writel(0x00);
|
2007-09-14 23:56:19 +00:00
|
|
|
start += CACHE_LINE_SIZE;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (end & (CACHE_LINE_SIZE - 1)) {
|
|
|
|
end &= ~(CACHE_LINE_SIZE - 1);
|
2010-02-04 18:42:42 +00:00
|
|
|
debug_writel(0x03);
|
2010-02-04 18:35:06 +00:00
|
|
|
l2x0_flush_line(end);
|
2010-02-04 18:42:42 +00:00
|
|
|
debug_writel(0x00);
|
2007-09-14 23:56:19 +00:00
|
|
|
}
|
|
|
|
|
2009-11-19 11:12:15 +00:00
|
|
|
while (start < end) {
|
|
|
|
unsigned long blk_end = start + min(end - start, 4096UL);
|
|
|
|
|
|
|
|
while (start < blk_end) {
|
2010-02-04 18:35:06 +00:00
|
|
|
l2x0_inv_line(start);
|
2009-11-19 11:12:15 +00:00
|
|
|
start += CACHE_LINE_SIZE;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (blk_end < end) {
|
2009-07-03 13:44:46 +00:00
|
|
|
raw_spin_unlock_irqrestore(&l2x0_lock, flags);
|
|
|
|
raw_spin_lock_irqsave(&l2x0_lock, flags);
|
2009-11-19 11:12:15 +00:00
|
|
|
}
|
|
|
|
}
|
2009-11-19 11:41:09 +00:00
|
|
|
cache_wait(base + L2X0_INV_LINE_PA, 1);
|
2007-02-05 13:48:19 +00:00
|
|
|
cache_sync();
|
2009-07-03 13:44:46 +00:00
|
|
|
raw_spin_unlock_irqrestore(&l2x0_lock, flags);
|
2007-02-05 13:48:19 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void l2x0_clean_range(unsigned long start, unsigned long end)
|
|
|
|
{
|
2009-11-19 11:41:09 +00:00
|
|
|
void __iomem *base = l2x0_base;
|
2009-11-19 11:12:15 +00:00
|
|
|
unsigned long flags;
|
2007-02-05 13:48:19 +00:00
|
|
|
|
2010-07-11 09:28:41 +00:00
|
|
|
if ((end - start) >= l2x0_size) {
|
|
|
|
l2x0_clean_all();
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2009-07-03 13:44:46 +00:00
|
|
|
raw_spin_lock_irqsave(&l2x0_lock, flags);
|
2007-02-05 13:48:19 +00:00
|
|
|
start &= ~(CACHE_LINE_SIZE - 1);
|
2009-11-19 11:12:15 +00:00
|
|
|
while (start < end) {
|
|
|
|
unsigned long blk_end = start + min(end - start, 4096UL);
|
|
|
|
|
|
|
|
while (start < blk_end) {
|
2010-02-04 18:35:06 +00:00
|
|
|
l2x0_clean_line(start);
|
2009-11-19 11:12:15 +00:00
|
|
|
start += CACHE_LINE_SIZE;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (blk_end < end) {
|
2009-07-03 13:44:46 +00:00
|
|
|
raw_spin_unlock_irqrestore(&l2x0_lock, flags);
|
|
|
|
raw_spin_lock_irqsave(&l2x0_lock, flags);
|
2009-11-19 11:12:15 +00:00
|
|
|
}
|
|
|
|
}
|
2009-11-19 11:41:09 +00:00
|
|
|
cache_wait(base + L2X0_CLEAN_LINE_PA, 1);
|
2007-02-05 13:48:19 +00:00
|
|
|
cache_sync();
|
2009-07-03 13:44:46 +00:00
|
|
|
raw_spin_unlock_irqrestore(&l2x0_lock, flags);
|
2007-02-05 13:48:19 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void l2x0_flush_range(unsigned long start, unsigned long end)
|
|
|
|
{
|
2009-11-19 11:41:09 +00:00
|
|
|
void __iomem *base = l2x0_base;
|
2009-11-19 11:12:15 +00:00
|
|
|
unsigned long flags;
|
2007-02-05 13:48:19 +00:00
|
|
|
|
2010-07-11 09:28:41 +00:00
|
|
|
if ((end - start) >= l2x0_size) {
|
|
|
|
l2x0_flush_all();
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2009-07-03 13:44:46 +00:00
|
|
|
raw_spin_lock_irqsave(&l2x0_lock, flags);
|
2007-02-05 13:48:19 +00:00
|
|
|
start &= ~(CACHE_LINE_SIZE - 1);
|
2009-11-19 11:12:15 +00:00
|
|
|
while (start < end) {
|
|
|
|
unsigned long blk_end = start + min(end - start, 4096UL);
|
|
|
|
|
2010-02-04 18:42:42 +00:00
|
|
|
debug_writel(0x03);
|
2009-11-19 11:12:15 +00:00
|
|
|
while (start < blk_end) {
|
2010-02-04 18:35:06 +00:00
|
|
|
l2x0_flush_line(start);
|
2009-11-19 11:12:15 +00:00
|
|
|
start += CACHE_LINE_SIZE;
|
|
|
|
}
|
2010-02-04 18:42:42 +00:00
|
|
|
debug_writel(0x00);
|
2009-11-19 11:12:15 +00:00
|
|
|
|
|
|
|
if (blk_end < end) {
|
2009-07-03 13:44:46 +00:00
|
|
|
raw_spin_unlock_irqrestore(&l2x0_lock, flags);
|
|
|
|
raw_spin_lock_irqsave(&l2x0_lock, flags);
|
2009-11-19 11:12:15 +00:00
|
|
|
}
|
|
|
|
}
|
2009-11-19 11:41:09 +00:00
|
|
|
cache_wait(base + L2X0_CLEAN_INV_LINE_PA, 1);
|
2007-02-05 13:48:19 +00:00
|
|
|
cache_sync();
|
2009-07-03 13:44:46 +00:00
|
|
|
raw_spin_unlock_irqrestore(&l2x0_lock, flags);
|
2007-02-05 13:48:19 +00:00
|
|
|
}
|
|
|
|
|
2010-07-31 15:35:24 +00:00
|
|
|
static void l2x0_disable(void)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
2009-07-03 13:44:46 +00:00
|
|
|
raw_spin_lock_irqsave(&l2x0_lock, flags);
|
2011-07-01 13:36:19 +00:00
|
|
|
__l2x0_flush_all();
|
|
|
|
writel_relaxed(0, l2x0_base + L2X0_CTRL);
|
|
|
|
dsb();
|
2009-07-03 13:44:46 +00:00
|
|
|
raw_spin_unlock_irqrestore(&l2x0_lock, flags);
|
2010-07-31 15:35:24 +00:00
|
|
|
}
|
|
|
|
|
2011-09-18 10:27:30 +00:00
|
|
|
static void l2x0_unlock(u32 cache_id)
|
2011-09-06 06:45:46 +00:00
|
|
|
{
|
|
|
|
int lockregs;
|
|
|
|
int i;
|
|
|
|
|
2012-11-06 00:58:07 +00:00
|
|
|
switch (cache_id) {
|
|
|
|
case L2X0_CACHE_ID_PART_L310:
|
2011-09-06 06:45:46 +00:00
|
|
|
lockregs = 8;
|
2012-11-06 00:58:07 +00:00
|
|
|
break;
|
|
|
|
case AURORA_CACHE_ID:
|
|
|
|
lockregs = 4;
|
|
|
|
break;
|
|
|
|
default:
|
2011-09-06 06:45:46 +00:00
|
|
|
/* L210 and unknown types */
|
|
|
|
lockregs = 1;
|
2012-11-06 00:58:07 +00:00
|
|
|
break;
|
|
|
|
}
|
2011-09-06 06:45:46 +00:00
|
|
|
|
|
|
|
for (i = 0; i < lockregs; i++) {
|
|
|
|
writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_D_BASE +
|
|
|
|
i * L2X0_LOCKDOWN_STRIDE);
|
|
|
|
writel_relaxed(0x0, l2x0_base + L2X0_LOCKDOWN_WAY_I_BASE +
|
|
|
|
i * L2X0_LOCKDOWN_STRIDE);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-09-18 10:27:30 +00:00
|
|
|
void __init l2x0_init(void __iomem *base, u32 aux_val, u32 aux_mask)
|
2007-02-05 13:48:19 +00:00
|
|
|
{
|
2011-09-18 10:27:30 +00:00
|
|
|
u32 aux;
|
|
|
|
u32 cache_id;
|
|
|
|
u32 way_size = 0;
|
2010-05-05 17:59:37 +00:00
|
|
|
int ways;
|
2012-11-06 00:58:07 +00:00
|
|
|
int way_size_shift = L2X0_WAY_SIZE_SHIFT;
|
2010-05-05 17:59:37 +00:00
|
|
|
const char *type;
|
2007-02-05 13:48:19 +00:00
|
|
|
|
|
|
|
l2x0_base = base;
|
2012-11-06 00:58:07 +00:00
|
|
|
if (cache_id_part_number_from_dt)
|
|
|
|
cache_id = cache_id_part_number_from_dt;
|
|
|
|
else
|
|
|
|
cache_id = readl_relaxed(l2x0_base + L2X0_CACHE_ID)
|
|
|
|
& L2X0_CACHE_ID_PART_MASK;
|
2010-07-28 21:01:25 +00:00
|
|
|
aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
|
2010-05-05 17:59:37 +00:00
|
|
|
|
2010-07-08 07:36:21 +00:00
|
|
|
aux &= aux_mask;
|
|
|
|
aux |= aux_val;
|
|
|
|
|
2010-05-05 17:59:37 +00:00
|
|
|
/* Determine the number of ways */
|
2012-11-06 00:58:07 +00:00
|
|
|
switch (cache_id) {
|
2010-05-05 17:59:37 +00:00
|
|
|
case L2X0_CACHE_ID_PART_L310:
|
|
|
|
if (aux & (1 << 16))
|
|
|
|
ways = 16;
|
|
|
|
else
|
|
|
|
ways = 8;
|
|
|
|
type = "L310";
|
2012-04-20 16:21:08 +00:00
|
|
|
#ifdef CONFIG_PL310_ERRATA_753970
|
|
|
|
/* Unmapped register. */
|
|
|
|
sync_reg_offset = L2X0_DUMMY_REG;
|
|
|
|
#endif
|
2012-12-21 21:42:39 +00:00
|
|
|
if ((cache_id & L2X0_CACHE_ID_RTL_MASK) <= L2X0_CACHE_ID_RTL_R3P0)
|
|
|
|
outer_cache.set_debug = pl310_set_debug;
|
2010-05-05 17:59:37 +00:00
|
|
|
break;
|
|
|
|
case L2X0_CACHE_ID_PART_L210:
|
|
|
|
ways = (aux >> 13) & 0xf;
|
|
|
|
type = "L210";
|
|
|
|
break;
|
2012-11-06 00:58:07 +00:00
|
|
|
|
|
|
|
case AURORA_CACHE_ID:
|
|
|
|
sync_reg_offset = AURORA_SYNC_REG;
|
|
|
|
ways = (aux >> 13) & 0xf;
|
|
|
|
ways = 2 << ((ways + 1) >> 2);
|
|
|
|
way_size_shift = AURORA_WAY_SIZE_SHIFT;
|
|
|
|
type = "Aurora";
|
|
|
|
break;
|
2010-05-05 17:59:37 +00:00
|
|
|
default:
|
|
|
|
/* Assume unknown chips have 8 ways */
|
|
|
|
ways = 8;
|
|
|
|
type = "L2x0 series";
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
l2x0_way_mask = (1 << ways) - 1;
|
|
|
|
|
2010-07-11 09:05:37 +00:00
|
|
|
/*
|
|
|
|
* L2 cache Size = Way size * Number of ways
|
|
|
|
*/
|
|
|
|
way_size = (aux & L2X0_AUX_CTRL_WAY_SIZE_MASK) >> 17;
|
2012-11-06 00:58:07 +00:00
|
|
|
way_size = 1 << (way_size + way_size_shift);
|
|
|
|
|
2010-07-11 09:05:37 +00:00
|
|
|
l2x0_size = ways * way_size * SZ_1K;
|
|
|
|
|
2009-12-02 05:18:03 +00:00
|
|
|
/*
|
|
|
|
* Check if l2x0 controller is already enabled.
|
|
|
|
* If you are booting from non-secure mode
|
|
|
|
* accessing the below registers will fault.
|
|
|
|
*/
|
2012-11-06 00:58:07 +00:00
|
|
|
if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
|
2011-09-06 06:45:46 +00:00
|
|
|
/* Make sure that I&D is not locked down when starting */
|
|
|
|
l2x0_unlock(cache_id);
|
2007-02-05 13:48:19 +00:00
|
|
|
|
2009-12-02 05:18:03 +00:00
|
|
|
/* l2x0 controller is disabled */
|
2010-07-28 21:01:25 +00:00
|
|
|
writel_relaxed(aux, l2x0_base + L2X0_AUX_CTRL);
|
2007-02-05 13:48:19 +00:00
|
|
|
|
2009-12-02 05:18:03 +00:00
|
|
|
l2x0_inv_all();
|
|
|
|
|
|
|
|
/* enable L2X0 */
|
2012-11-06 00:58:07 +00:00
|
|
|
writel_relaxed(L2X0_CTRL_EN, l2x0_base + L2X0_CTRL);
|
2009-12-02 05:18:03 +00:00
|
|
|
}
|
2007-02-05 13:48:19 +00:00
|
|
|
|
2012-09-03 08:14:56 +00:00
|
|
|
/* Re-read it in case some bits are reserved. */
|
|
|
|
aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
|
|
|
|
|
|
|
|
/* Save the value for resuming. */
|
|
|
|
l2x0_saved_regs.aux_ctrl = aux;
|
|
|
|
|
2012-10-01 09:56:42 +00:00
|
|
|
if (!of_init) {
|
|
|
|
outer_cache.inv_range = l2x0_inv_range;
|
|
|
|
outer_cache.clean_range = l2x0_clean_range;
|
|
|
|
outer_cache.flush_range = l2x0_flush_range;
|
|
|
|
outer_cache.sync = l2x0_cache_sync;
|
|
|
|
outer_cache.flush_all = l2x0_flush_all;
|
|
|
|
outer_cache.inv_all = l2x0_inv_all;
|
|
|
|
outer_cache.disable = l2x0_disable;
|
|
|
|
}
|
2007-02-05 13:48:19 +00:00
|
|
|
|
2010-05-05 17:59:37 +00:00
|
|
|
printk(KERN_INFO "%s cache controller enabled\n", type);
|
2010-07-11 09:05:37 +00:00
|
|
|
printk(KERN_INFO "l2x0: %d ways, CACHE_ID 0x%08x, AUX_CTRL 0x%08x, Cache size: %d B\n",
|
|
|
|
ways, cache_id, aux, l2x0_size);
|
2007-02-05 13:48:19 +00:00
|
|
|
}
|
2011-08-03 17:12:05 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_OF
|
2012-11-06 00:58:07 +00:00
|
|
|
static int l2_wt_override;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Note that the end addresses passed to Linux primitives are
|
|
|
|
* noninclusive, while the hardware cache range operations use
|
|
|
|
* inclusive start and end addresses.
|
|
|
|
*/
|
|
|
|
static unsigned long calc_range_end(unsigned long start, unsigned long end)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* Limit the number of cache lines processed at once,
|
|
|
|
* since cache range operations stall the CPU pipeline
|
|
|
|
* until completion.
|
|
|
|
*/
|
|
|
|
if (end > start + MAX_RANGE_SIZE)
|
|
|
|
end = start + MAX_RANGE_SIZE;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Cache range operations can't straddle a page boundary.
|
|
|
|
*/
|
|
|
|
if (end > PAGE_ALIGN(start+1))
|
|
|
|
end = PAGE_ALIGN(start+1);
|
|
|
|
|
|
|
|
return end;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Make sure 'start' and 'end' reference the same page, as L2 is PIPT
|
|
|
|
* and range operations only do a TLB lookup on the start address.
|
|
|
|
*/
|
|
|
|
static void aurora_pa_range(unsigned long start, unsigned long end,
|
|
|
|
unsigned long offset)
|
|
|
|
{
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
raw_spin_lock_irqsave(&l2x0_lock, flags);
|
|
|
|
writel(start, l2x0_base + AURORA_RANGE_BASE_ADDR_REG);
|
|
|
|
writel(end, l2x0_base + offset);
|
|
|
|
raw_spin_unlock_irqrestore(&l2x0_lock, flags);
|
|
|
|
|
|
|
|
cache_sync();
|
|
|
|
}
|
|
|
|
|
|
|
|
static void aurora_inv_range(unsigned long start, unsigned long end)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* round start and end adresses up to cache line size
|
|
|
|
*/
|
|
|
|
start &= ~(CACHE_LINE_SIZE - 1);
|
|
|
|
end = ALIGN(end, CACHE_LINE_SIZE);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Invalidate all full cache lines between 'start' and 'end'.
|
|
|
|
*/
|
|
|
|
while (start < end) {
|
|
|
|
unsigned long range_end = calc_range_end(start, end);
|
|
|
|
aurora_pa_range(start, range_end - CACHE_LINE_SIZE,
|
|
|
|
AURORA_INVAL_RANGE_REG);
|
|
|
|
start = range_end;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void aurora_clean_range(unsigned long start, unsigned long end)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* If L2 is forced to WT, the L2 will always be clean and we
|
|
|
|
* don't need to do anything here.
|
|
|
|
*/
|
|
|
|
if (!l2_wt_override) {
|
|
|
|
start &= ~(CACHE_LINE_SIZE - 1);
|
|
|
|
end = ALIGN(end, CACHE_LINE_SIZE);
|
|
|
|
while (start != end) {
|
|
|
|
unsigned long range_end = calc_range_end(start, end);
|
|
|
|
aurora_pa_range(start, range_end - CACHE_LINE_SIZE,
|
|
|
|
AURORA_CLEAN_RANGE_REG);
|
|
|
|
start = range_end;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void aurora_flush_range(unsigned long start, unsigned long end)
|
|
|
|
{
|
|
|
|
if (!l2_wt_override) {
|
|
|
|
start &= ~(CACHE_LINE_SIZE - 1);
|
|
|
|
end = ALIGN(end, CACHE_LINE_SIZE);
|
|
|
|
while (start != end) {
|
|
|
|
unsigned long range_end = calc_range_end(start, end);
|
|
|
|
aurora_pa_range(start, range_end - CACHE_LINE_SIZE,
|
|
|
|
AURORA_FLUSH_RANGE_REG);
|
|
|
|
start = range_end;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-08-03 17:12:05 +00:00
|
|
|
static void __init l2x0_of_setup(const struct device_node *np,
|
2011-09-18 10:27:30 +00:00
|
|
|
u32 *aux_val, u32 *aux_mask)
|
2011-08-03 17:12:05 +00:00
|
|
|
{
|
|
|
|
u32 data[2] = { 0, 0 };
|
|
|
|
u32 tag = 0;
|
|
|
|
u32 dirty = 0;
|
|
|
|
u32 val = 0, mask = 0;
|
|
|
|
|
|
|
|
of_property_read_u32(np, "arm,tag-latency", &tag);
|
|
|
|
if (tag) {
|
|
|
|
mask |= L2X0_AUX_CTRL_TAG_LATENCY_MASK;
|
|
|
|
val |= (tag - 1) << L2X0_AUX_CTRL_TAG_LATENCY_SHIFT;
|
|
|
|
}
|
|
|
|
|
|
|
|
of_property_read_u32_array(np, "arm,data-latency",
|
|
|
|
data, ARRAY_SIZE(data));
|
|
|
|
if (data[0] && data[1]) {
|
|
|
|
mask |= L2X0_AUX_CTRL_DATA_RD_LATENCY_MASK |
|
|
|
|
L2X0_AUX_CTRL_DATA_WR_LATENCY_MASK;
|
|
|
|
val |= ((data[0] - 1) << L2X0_AUX_CTRL_DATA_RD_LATENCY_SHIFT) |
|
|
|
|
((data[1] - 1) << L2X0_AUX_CTRL_DATA_WR_LATENCY_SHIFT);
|
|
|
|
}
|
|
|
|
|
|
|
|
of_property_read_u32(np, "arm,dirty-latency", &dirty);
|
|
|
|
if (dirty) {
|
|
|
|
mask |= L2X0_AUX_CTRL_DIRTY_LATENCY_MASK;
|
|
|
|
val |= (dirty - 1) << L2X0_AUX_CTRL_DIRTY_LATENCY_SHIFT;
|
|
|
|
}
|
|
|
|
|
|
|
|
*aux_val &= ~mask;
|
|
|
|
*aux_val |= val;
|
|
|
|
*aux_mask &= ~mask;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __init pl310_of_setup(const struct device_node *np,
|
2011-09-18 10:27:30 +00:00
|
|
|
u32 *aux_val, u32 *aux_mask)
|
2011-08-03 17:12:05 +00:00
|
|
|
{
|
|
|
|
u32 data[3] = { 0, 0, 0 };
|
|
|
|
u32 tag[3] = { 0, 0, 0 };
|
|
|
|
u32 filter[2] = { 0, 0 };
|
|
|
|
|
|
|
|
of_property_read_u32_array(np, "arm,tag-latency", tag, ARRAY_SIZE(tag));
|
|
|
|
if (tag[0] && tag[1] && tag[2])
|
|
|
|
writel_relaxed(
|
|
|
|
((tag[0] - 1) << L2X0_LATENCY_CTRL_RD_SHIFT) |
|
|
|
|
((tag[1] - 1) << L2X0_LATENCY_CTRL_WR_SHIFT) |
|
|
|
|
((tag[2] - 1) << L2X0_LATENCY_CTRL_SETUP_SHIFT),
|
|
|
|
l2x0_base + L2X0_TAG_LATENCY_CTRL);
|
|
|
|
|
|
|
|
of_property_read_u32_array(np, "arm,data-latency",
|
|
|
|
data, ARRAY_SIZE(data));
|
|
|
|
if (data[0] && data[1] && data[2])
|
|
|
|
writel_relaxed(
|
|
|
|
((data[0] - 1) << L2X0_LATENCY_CTRL_RD_SHIFT) |
|
|
|
|
((data[1] - 1) << L2X0_LATENCY_CTRL_WR_SHIFT) |
|
|
|
|
((data[2] - 1) << L2X0_LATENCY_CTRL_SETUP_SHIFT),
|
|
|
|
l2x0_base + L2X0_DATA_LATENCY_CTRL);
|
|
|
|
|
|
|
|
of_property_read_u32_array(np, "arm,filter-ranges",
|
|
|
|
filter, ARRAY_SIZE(filter));
|
2011-09-14 02:20:01 +00:00
|
|
|
if (filter[1]) {
|
2011-08-03 17:12:05 +00:00
|
|
|
writel_relaxed(ALIGN(filter[0] + filter[1], SZ_1M),
|
|
|
|
l2x0_base + L2X0_ADDR_FILTER_END);
|
|
|
|
writel_relaxed((filter[0] & ~(SZ_1M - 1)) | L2X0_ADDR_FILTER_EN,
|
|
|
|
l2x0_base + L2X0_ADDR_FILTER_START);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-09-30 13:43:12 +00:00
|
|
|
static void __init pl310_save(void)
|
|
|
|
{
|
|
|
|
u32 l2x0_revision = readl_relaxed(l2x0_base + L2X0_CACHE_ID) &
|
|
|
|
L2X0_CACHE_ID_RTL_MASK;
|
|
|
|
|
|
|
|
l2x0_saved_regs.tag_latency = readl_relaxed(l2x0_base +
|
|
|
|
L2X0_TAG_LATENCY_CTRL);
|
|
|
|
l2x0_saved_regs.data_latency = readl_relaxed(l2x0_base +
|
|
|
|
L2X0_DATA_LATENCY_CTRL);
|
|
|
|
l2x0_saved_regs.filter_end = readl_relaxed(l2x0_base +
|
|
|
|
L2X0_ADDR_FILTER_END);
|
|
|
|
l2x0_saved_regs.filter_start = readl_relaxed(l2x0_base +
|
|
|
|
L2X0_ADDR_FILTER_START);
|
|
|
|
|
|
|
|
if (l2x0_revision >= L2X0_CACHE_ID_RTL_R2P0) {
|
|
|
|
/*
|
|
|
|
* From r2p0, there is Prefetch offset/control register
|
|
|
|
*/
|
|
|
|
l2x0_saved_regs.prefetch_ctrl = readl_relaxed(l2x0_base +
|
|
|
|
L2X0_PREFETCH_CTRL);
|
|
|
|
/*
|
|
|
|
* From r3p0, there is Power control register
|
|
|
|
*/
|
|
|
|
if (l2x0_revision >= L2X0_CACHE_ID_RTL_R3P0)
|
|
|
|
l2x0_saved_regs.pwr_ctrl = readl_relaxed(l2x0_base +
|
|
|
|
L2X0_POWER_CTRL);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-11-06 00:58:07 +00:00
|
|
|
static void aurora_save(void)
|
|
|
|
{
|
|
|
|
l2x0_saved_regs.ctrl = readl_relaxed(l2x0_base + L2X0_CTRL);
|
|
|
|
l2x0_saved_regs.aux_ctrl = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
|
|
|
|
}
|
|
|
|
|
2011-09-30 13:43:12 +00:00
|
|
|
static void l2x0_resume(void)
|
|
|
|
{
|
2012-11-06 00:58:07 +00:00
|
|
|
if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
|
2011-09-30 13:43:12 +00:00
|
|
|
/* restore aux ctrl and enable l2 */
|
|
|
|
l2x0_unlock(readl_relaxed(l2x0_base + L2X0_CACHE_ID));
|
|
|
|
|
|
|
|
writel_relaxed(l2x0_saved_regs.aux_ctrl, l2x0_base +
|
|
|
|
L2X0_AUX_CTRL);
|
|
|
|
|
|
|
|
l2x0_inv_all();
|
|
|
|
|
2012-11-06 00:58:07 +00:00
|
|
|
writel_relaxed(L2X0_CTRL_EN, l2x0_base + L2X0_CTRL);
|
2011-09-30 13:43:12 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void pl310_resume(void)
|
|
|
|
{
|
|
|
|
u32 l2x0_revision;
|
|
|
|
|
2012-11-06 00:58:07 +00:00
|
|
|
if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
|
2011-09-30 13:43:12 +00:00
|
|
|
/* restore pl310 setup */
|
|
|
|
writel_relaxed(l2x0_saved_regs.tag_latency,
|
|
|
|
l2x0_base + L2X0_TAG_LATENCY_CTRL);
|
|
|
|
writel_relaxed(l2x0_saved_regs.data_latency,
|
|
|
|
l2x0_base + L2X0_DATA_LATENCY_CTRL);
|
|
|
|
writel_relaxed(l2x0_saved_regs.filter_end,
|
|
|
|
l2x0_base + L2X0_ADDR_FILTER_END);
|
|
|
|
writel_relaxed(l2x0_saved_regs.filter_start,
|
|
|
|
l2x0_base + L2X0_ADDR_FILTER_START);
|
|
|
|
|
|
|
|
l2x0_revision = readl_relaxed(l2x0_base + L2X0_CACHE_ID) &
|
|
|
|
L2X0_CACHE_ID_RTL_MASK;
|
|
|
|
|
|
|
|
if (l2x0_revision >= L2X0_CACHE_ID_RTL_R2P0) {
|
|
|
|
writel_relaxed(l2x0_saved_regs.prefetch_ctrl,
|
|
|
|
l2x0_base + L2X0_PREFETCH_CTRL);
|
|
|
|
if (l2x0_revision >= L2X0_CACHE_ID_RTL_R3P0)
|
|
|
|
writel_relaxed(l2x0_saved_regs.pwr_ctrl,
|
|
|
|
l2x0_base + L2X0_POWER_CTRL);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
l2x0_resume();
|
|
|
|
}
|
|
|
|
|
2012-11-06 00:58:07 +00:00
|
|
|
static void aurora_resume(void)
|
|
|
|
{
|
|
|
|
if (!(readl(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
|
|
|
|
writel(l2x0_saved_regs.aux_ctrl, l2x0_base + L2X0_AUX_CTRL);
|
|
|
|
writel(l2x0_saved_regs.ctrl, l2x0_base + L2X0_CTRL);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __init aurora_broadcast_l2_commands(void)
|
|
|
|
{
|
|
|
|
__u32 u;
|
|
|
|
/* Enable Broadcasting of cache commands to L2*/
|
|
|
|
__asm__ __volatile__("mrc p15, 1, %0, c15, c2, 0" : "=r"(u));
|
|
|
|
u |= AURORA_CTRL_FW; /* Set the FW bit */
|
|
|
|
__asm__ __volatile__("mcr p15, 1, %0, c15, c2, 0\n" : : "r"(u));
|
|
|
|
isb();
|
|
|
|
}
|
|
|
|
|
|
|
|
static void __init aurora_of_setup(const struct device_node *np,
|
|
|
|
u32 *aux_val, u32 *aux_mask)
|
|
|
|
{
|
|
|
|
u32 val = AURORA_ACR_REPLACEMENT_TYPE_SEMIPLRU;
|
|
|
|
u32 mask = AURORA_ACR_REPLACEMENT_MASK;
|
|
|
|
|
|
|
|
of_property_read_u32(np, "cache-id-part",
|
|
|
|
&cache_id_part_number_from_dt);
|
|
|
|
|
|
|
|
/* Determine and save the write policy */
|
|
|
|
l2_wt_override = of_property_read_bool(np, "wt-override");
|
|
|
|
|
|
|
|
if (l2_wt_override) {
|
|
|
|
val |= AURORA_ACR_FORCE_WRITE_THRO_POLICY;
|
|
|
|
mask |= AURORA_ACR_FORCE_WRITE_POLICY_MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
*aux_val &= ~mask;
|
|
|
|
*aux_val |= val;
|
|
|
|
*aux_mask &= ~mask;
|
|
|
|
}
|
|
|
|
|
2011-09-30 13:43:12 +00:00
|
|
|
static const struct l2x0_of_data pl310_data = {
|
2012-10-01 09:56:42 +00:00
|
|
|
.setup = pl310_of_setup,
|
|
|
|
.save = pl310_save,
|
|
|
|
.outer_cache = {
|
|
|
|
.resume = pl310_resume,
|
|
|
|
.inv_range = l2x0_inv_range,
|
|
|
|
.clean_range = l2x0_clean_range,
|
|
|
|
.flush_range = l2x0_flush_range,
|
|
|
|
.sync = l2x0_cache_sync,
|
|
|
|
.flush_all = l2x0_flush_all,
|
|
|
|
.inv_all = l2x0_inv_all,
|
|
|
|
.disable = l2x0_disable,
|
|
|
|
.set_debug = pl310_set_debug,
|
|
|
|
},
|
2011-09-30 13:43:12 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct l2x0_of_data l2x0_data = {
|
2012-10-01 09:56:42 +00:00
|
|
|
.setup = l2x0_of_setup,
|
|
|
|
.save = NULL,
|
|
|
|
.outer_cache = {
|
|
|
|
.resume = l2x0_resume,
|
|
|
|
.inv_range = l2x0_inv_range,
|
|
|
|
.clean_range = l2x0_clean_range,
|
|
|
|
.flush_range = l2x0_flush_range,
|
|
|
|
.sync = l2x0_cache_sync,
|
|
|
|
.flush_all = l2x0_flush_all,
|
|
|
|
.inv_all = l2x0_inv_all,
|
|
|
|
.disable = l2x0_disable,
|
|
|
|
},
|
2011-09-30 13:43:12 +00:00
|
|
|
};
|
|
|
|
|
2012-11-06 00:58:07 +00:00
|
|
|
static const struct l2x0_of_data aurora_with_outer_data = {
|
|
|
|
.setup = aurora_of_setup,
|
|
|
|
.save = aurora_save,
|
|
|
|
.outer_cache = {
|
|
|
|
.resume = aurora_resume,
|
|
|
|
.inv_range = aurora_inv_range,
|
|
|
|
.clean_range = aurora_clean_range,
|
|
|
|
.flush_range = aurora_flush_range,
|
|
|
|
.sync = l2x0_cache_sync,
|
|
|
|
.flush_all = l2x0_flush_all,
|
|
|
|
.inv_all = l2x0_inv_all,
|
|
|
|
.disable = l2x0_disable,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct l2x0_of_data aurora_no_outer_data = {
|
|
|
|
.setup = aurora_of_setup,
|
|
|
|
.save = aurora_save,
|
|
|
|
.outer_cache = {
|
|
|
|
.resume = aurora_resume,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2011-08-03 17:12:05 +00:00
|
|
|
static const struct of_device_id l2x0_ids[] __initconst = {
|
2011-09-30 13:43:12 +00:00
|
|
|
{ .compatible = "arm,pl310-cache", .data = (void *)&pl310_data },
|
|
|
|
{ .compatible = "arm,l220-cache", .data = (void *)&l2x0_data },
|
|
|
|
{ .compatible = "arm,l210-cache", .data = (void *)&l2x0_data },
|
2012-11-06 00:58:07 +00:00
|
|
|
{ .compatible = "marvell,aurora-system-cache",
|
|
|
|
.data = (void *)&aurora_no_outer_data},
|
|
|
|
{ .compatible = "marvell,aurora-outer-cache",
|
|
|
|
.data = (void *)&aurora_with_outer_data},
|
2011-08-03 17:12:05 +00:00
|
|
|
{}
|
|
|
|
};
|
|
|
|
|
2011-09-18 10:27:30 +00:00
|
|
|
int __init l2x0_of_init(u32 aux_val, u32 aux_mask)
|
2011-08-03 17:12:05 +00:00
|
|
|
{
|
|
|
|
struct device_node *np;
|
2012-05-21 19:54:06 +00:00
|
|
|
const struct l2x0_of_data *data;
|
2011-09-30 13:43:12 +00:00
|
|
|
struct resource res;
|
2011-08-03 17:12:05 +00:00
|
|
|
|
|
|
|
np = of_find_matching_node(NULL, l2x0_ids);
|
|
|
|
if (!np)
|
|
|
|
return -ENODEV;
|
2011-09-30 13:43:12 +00:00
|
|
|
|
|
|
|
if (of_address_to_resource(np, 0, &res))
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
l2x0_base = ioremap(res.start, resource_size(&res));
|
2011-08-03 17:12:05 +00:00
|
|
|
if (!l2x0_base)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
2011-09-30 13:43:12 +00:00
|
|
|
l2x0_saved_regs.phy_base = res.start;
|
|
|
|
|
|
|
|
data = of_match_node(l2x0_ids, np)->data;
|
|
|
|
|
2011-08-03 17:12:05 +00:00
|
|
|
/* L2 configuration can only be changed if the cache is disabled */
|
2012-11-06 00:58:07 +00:00
|
|
|
if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
|
2011-09-30 13:43:12 +00:00
|
|
|
if (data->setup)
|
|
|
|
data->setup(np, &aux_val, &aux_mask);
|
2012-11-06 00:58:07 +00:00
|
|
|
|
|
|
|
/* For aurora cache in no outer mode select the
|
|
|
|
* correct mode using the coprocessor*/
|
|
|
|
if (data == &aurora_no_outer_data)
|
|
|
|
aurora_broadcast_l2_commands();
|
2011-08-03 17:12:05 +00:00
|
|
|
}
|
2011-09-30 13:43:12 +00:00
|
|
|
|
|
|
|
if (data->save)
|
|
|
|
data->save();
|
|
|
|
|
2012-10-01 09:56:42 +00:00
|
|
|
of_init = true;
|
2011-08-03 17:12:05 +00:00
|
|
|
l2x0_init(l2x0_base, aux_val, aux_mask);
|
2011-09-30 13:43:12 +00:00
|
|
|
|
2012-10-01 09:56:42 +00:00
|
|
|
memcpy(&outer_cache, &data->outer_cache, sizeof(outer_cache));
|
|
|
|
|
2011-08-03 17:12:05 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|