2012-12-10 15:35:24 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2012,2013 - ARM Ltd
|
|
|
|
* Author: Marc Zyngier <marc.zyngier@arm.com>
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __ARM64_KVM_MMU_H__
|
|
|
|
#define __ARM64_KVM_MMU_H__
|
|
|
|
|
|
|
|
#include <asm/page.h>
|
|
|
|
#include <asm/memory.h>
|
2015-11-16 11:28:18 +00:00
|
|
|
#include <asm/cpufeature.h>
|
2012-12-10 15:35:24 +00:00
|
|
|
|
|
|
|
/*
|
2015-01-29 13:50:34 +00:00
|
|
|
* As ARMv8.0 only has the TTBR0_EL2 register, we cannot express
|
2012-12-10 15:35:24 +00:00
|
|
|
* "negative" addresses. This makes it impossible to directly share
|
|
|
|
* mappings with the kernel.
|
|
|
|
*
|
|
|
|
* Instead, give the HYP mode its own VA region at a fixed offset from
|
|
|
|
* the kernel by just masking the top bits (which are all ones for a
|
2016-06-30 17:40:34 +00:00
|
|
|
* kernel address). We need to find out how many bits to mask.
|
2015-01-29 13:50:34 +00:00
|
|
|
*
|
2016-06-30 17:40:34 +00:00
|
|
|
* We want to build a set of page tables that cover both parts of the
|
|
|
|
* idmap (the trampoline page used to initialize EL2), and our normal
|
|
|
|
* runtime VA space, at the same time.
|
|
|
|
*
|
|
|
|
* Given that the kernel uses VA_BITS for its entire address space,
|
|
|
|
* and that half of that space (VA_BITS - 1) is used for the linear
|
|
|
|
* mapping, we can also limit the EL2 space to (VA_BITS - 1).
|
|
|
|
*
|
|
|
|
* The main question is "Within the VA_BITS space, does EL2 use the
|
|
|
|
* top or the bottom half of that space to shadow the kernel's linear
|
|
|
|
* mapping?". As we need to idmap the trampoline page, this is
|
|
|
|
* determined by the range in which this page lives.
|
|
|
|
*
|
|
|
|
* If the page is in the bottom half, we have to use the top half. If
|
|
|
|
* the page is in the top half, we have to use the bottom half:
|
|
|
|
*
|
2017-01-10 21:35:49 +00:00
|
|
|
* T = __pa_symbol(__hyp_idmap_text_start)
|
2016-06-30 17:40:34 +00:00
|
|
|
* if (T & BIT(VA_BITS - 1))
|
|
|
|
* HYP_VA_MIN = 0 //idmap in upper half
|
|
|
|
* else
|
|
|
|
* HYP_VA_MIN = 1 << (VA_BITS - 1)
|
|
|
|
* HYP_VA_MAX = HYP_VA_MIN + (1 << (VA_BITS - 1)) - 1
|
|
|
|
*
|
|
|
|
* This of course assumes that the trampoline page exists within the
|
|
|
|
* VA_BITS range. If it doesn't, then it means we're in the odd case
|
|
|
|
* where the kernel idmap (as well as HYP) uses more levels than the
|
|
|
|
* kernel runtime page tables (as seen when the kernel is configured
|
|
|
|
* for 4k pages, 39bits VA, and yet memory lives just above that
|
|
|
|
* limit, forcing the idmap to use 4 levels of page tables while the
|
|
|
|
* kernel itself only uses 3). In this particular case, it doesn't
|
|
|
|
* matter which side of VA_BITS we use, as we're guaranteed not to
|
|
|
|
* conflict with anything.
|
|
|
|
*
|
|
|
|
* When using VHE, there are no separate hyp mappings and all KVM
|
|
|
|
* functionality is already mapped as part of the main kernel
|
|
|
|
* mappings, and none of this applies in that case.
|
2012-12-10 15:35:24 +00:00
|
|
|
*/
|
2016-06-30 17:40:39 +00:00
|
|
|
|
2012-12-10 15:35:24 +00:00
|
|
|
#ifdef __ASSEMBLY__
|
|
|
|
|
2015-01-29 13:50:34 +00:00
|
|
|
#include <asm/alternative.h>
|
|
|
|
|
2012-12-10 15:35:24 +00:00
|
|
|
/*
|
|
|
|
* Convert a kernel VA into a HYP VA.
|
|
|
|
* reg: VA to be converted.
|
2016-06-30 17:40:40 +00:00
|
|
|
*
|
2017-12-03 17:36:55 +00:00
|
|
|
* The actual code generation takes place in kvm_update_va_mask, and
|
|
|
|
* the instructions below are only there to reserve the space and
|
|
|
|
* perform the register allocation (kvm_update_va_mask uses the
|
|
|
|
* specific registers encoded in the instructions).
|
2012-12-10 15:35:24 +00:00
|
|
|
*/
|
|
|
|
.macro kern_hyp_va reg
|
2017-12-03 17:36:55 +00:00
|
|
|
alternative_cb kvm_update_va_mask
|
arm64: KVM: Introduce EL2 VA randomisation
The main idea behind randomising the EL2 VA is that we usually have
a few spare bits between the most significant bit of the VA mask
and the most significant bit of the linear mapping.
Those bits could be a bunch of zeroes, and could be useful
to move things around a bit. Of course, the more memory you have,
the less randomisation you get...
Alternatively, these bits could be the result of KASLR, in which
case they are already random. But it would be nice to have a
*different* randomization, just to make the job of a potential
attacker a bit more difficult.
Inserting these random bits is a bit involved. We don't have a spare
register (short of rewriting all the kern_hyp_va call sites), and
the immediate we want to insert is too random to be used with the
ORR instruction. The best option I could come up with is the following
sequence:
and x0, x0, #va_mask
ror x0, x0, #first_random_bit
add x0, x0, #(random & 0xfff)
add x0, x0, #(random >> 12), lsl #12
ror x0, x0, #(63 - first_random_bit)
making it a fairly long sequence, but one that a decent CPU should
be able to execute without breaking a sweat. It is of course NOPed
out on VHE. The last 4 instructions can also be turned into NOPs
if it appears that there is no free bits to use.
Acked-by: Catalin Marinas <catalin.marinas@arm.com>
Reviewed-by: James Morse <james.morse@arm.com>
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
2017-12-03 18:22:49 +00:00
|
|
|
and \reg, \reg, #1 /* mask with va_mask */
|
|
|
|
ror \reg, \reg, #1 /* rotate to the first tag bit */
|
|
|
|
add \reg, \reg, #0 /* insert the low 12 bits of the tag */
|
|
|
|
add \reg, \reg, #0, lsl 12 /* insert the top 12 bits of the tag */
|
|
|
|
ror \reg, \reg, #63 /* rotate back */
|
2017-12-03 17:36:55 +00:00
|
|
|
alternative_cb_end
|
2012-12-10 15:35:24 +00:00
|
|
|
.endm
|
|
|
|
|
|
|
|
#else
|
|
|
|
|
2014-10-10 10:14:28 +00:00
|
|
|
#include <asm/pgalloc.h>
|
2017-03-10 20:32:23 +00:00
|
|
|
#include <asm/cache.h>
|
2012-12-10 15:35:24 +00:00
|
|
|
#include <asm/cacheflush.h>
|
2015-03-19 16:42:28 +00:00
|
|
|
#include <asm/mmu_context.h>
|
|
|
|
#include <asm/pgtable.h>
|
2012-12-10 15:35:24 +00:00
|
|
|
|
2017-12-03 17:36:55 +00:00
|
|
|
void kvm_update_va_mask(struct alt_instr *alt,
|
|
|
|
__le32 *origptr, __le32 *updptr, int nr_inst);
|
|
|
|
|
2016-06-30 17:40:40 +00:00
|
|
|
static inline unsigned long __kern_hyp_va(unsigned long v)
|
|
|
|
{
|
arm64: KVM: Introduce EL2 VA randomisation
The main idea behind randomising the EL2 VA is that we usually have
a few spare bits between the most significant bit of the VA mask
and the most significant bit of the linear mapping.
Those bits could be a bunch of zeroes, and could be useful
to move things around a bit. Of course, the more memory you have,
the less randomisation you get...
Alternatively, these bits could be the result of KASLR, in which
case they are already random. But it would be nice to have a
*different* randomization, just to make the job of a potential
attacker a bit more difficult.
Inserting these random bits is a bit involved. We don't have a spare
register (short of rewriting all the kern_hyp_va call sites), and
the immediate we want to insert is too random to be used with the
ORR instruction. The best option I could come up with is the following
sequence:
and x0, x0, #va_mask
ror x0, x0, #first_random_bit
add x0, x0, #(random & 0xfff)
add x0, x0, #(random >> 12), lsl #12
ror x0, x0, #(63 - first_random_bit)
making it a fairly long sequence, but one that a decent CPU should
be able to execute without breaking a sweat. It is of course NOPed
out on VHE. The last 4 instructions can also be turned into NOPs
if it appears that there is no free bits to use.
Acked-by: Catalin Marinas <catalin.marinas@arm.com>
Reviewed-by: James Morse <james.morse@arm.com>
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
2017-12-03 18:22:49 +00:00
|
|
|
asm volatile(ALTERNATIVE_CB("and %0, %0, #1\n"
|
|
|
|
"ror %0, %0, #1\n"
|
|
|
|
"add %0, %0, #0\n"
|
|
|
|
"add %0, %0, #0, lsl 12\n"
|
|
|
|
"ror %0, %0, #63\n",
|
2017-12-03 17:36:55 +00:00
|
|
|
kvm_update_va_mask)
|
|
|
|
: "+r" (v));
|
2016-06-30 17:40:40 +00:00
|
|
|
return v;
|
|
|
|
}
|
|
|
|
|
2016-10-18 17:37:49 +00:00
|
|
|
#define kern_hyp_va(v) ((typeof(v))(__kern_hyp_va((unsigned long)(v))))
|
2012-12-10 15:35:24 +00:00
|
|
|
|
2017-12-03 19:28:56 +00:00
|
|
|
/*
|
|
|
|
* Obtain the PC-relative address of a kernel symbol
|
|
|
|
* s: symbol
|
|
|
|
*
|
|
|
|
* The goal of this macro is to return a symbol's address based on a
|
|
|
|
* PC-relative computation, as opposed to a loading the VA from a
|
|
|
|
* constant pool or something similar. This works well for HYP, as an
|
|
|
|
* absolute VA is guaranteed to be wrong. Only use this if trying to
|
|
|
|
* obtain the address of a symbol (i.e. not something you obtained by
|
|
|
|
* following a pointer).
|
|
|
|
*/
|
|
|
|
#define hyp_symbol_addr(s) \
|
|
|
|
({ \
|
|
|
|
typeof(s) *addr; \
|
|
|
|
asm("adrp %0, %1\n" \
|
|
|
|
"add %0, %0, :lo12:%1\n" \
|
|
|
|
: "=r" (addr) : "S" (&s)); \
|
|
|
|
addr; \
|
|
|
|
})
|
|
|
|
|
2012-12-10 15:35:24 +00:00
|
|
|
/*
|
2019-02-14 01:45:46 +00:00
|
|
|
* We currently support using a VM-specified IPA size. For backward
|
|
|
|
* compatibility, the default IPA size is fixed to 40bits.
|
2012-12-10 15:35:24 +00:00
|
|
|
*/
|
2014-07-09 16:17:04 +00:00
|
|
|
#define KVM_PHYS_SHIFT (40)
|
2018-09-26 16:32:44 +00:00
|
|
|
|
2018-09-26 16:32:49 +00:00
|
|
|
#define kvm_phys_shift(kvm) VTCR_EL2_IPA(kvm->arch.vtcr)
|
2018-09-26 16:32:44 +00:00
|
|
|
#define kvm_phys_size(kvm) (_AC(1, ULL) << kvm_phys_shift(kvm))
|
|
|
|
#define kvm_phys_mask(kvm) (kvm_phys_size(kvm) - _AC(1, ULL))
|
2012-12-10 15:35:24 +00:00
|
|
|
|
2018-09-26 16:32:45 +00:00
|
|
|
static inline bool kvm_page_empty(void *ptr)
|
|
|
|
{
|
|
|
|
struct page *ptr_page = virt_to_page(ptr);
|
|
|
|
return page_count(ptr_page) == 1;
|
|
|
|
}
|
2012-12-10 15:35:24 +00:00
|
|
|
|
2016-03-22 14:16:52 +00:00
|
|
|
#include <asm/stage2_pgtable.h>
|
|
|
|
|
2016-06-13 14:00:45 +00:00
|
|
|
int create_hyp_mappings(void *from, void *to, pgprot_t prot);
|
2017-12-04 16:26:09 +00:00
|
|
|
int create_hyp_io_mappings(phys_addr_t phys_addr, size_t size,
|
2017-12-04 16:43:23 +00:00
|
|
|
void __iomem **kaddr,
|
|
|
|
void __iomem **haddr);
|
2018-02-13 11:00:29 +00:00
|
|
|
int create_hyp_exec_mappings(phys_addr_t phys_addr, size_t size,
|
|
|
|
void **haddr);
|
2012-12-10 15:35:24 +00:00
|
|
|
void free_hyp_pgds(void);
|
|
|
|
|
2014-11-27 09:35:03 +00:00
|
|
|
void stage2_unmap_vm(struct kvm *kvm);
|
2012-12-10 15:35:24 +00:00
|
|
|
int kvm_alloc_stage2_pgd(struct kvm *kvm);
|
|
|
|
void kvm_free_stage2_pgd(struct kvm *kvm);
|
|
|
|
int kvm_phys_addr_ioremap(struct kvm *kvm, phys_addr_t guest_ipa,
|
2014-09-17 21:56:18 +00:00
|
|
|
phys_addr_t pa, unsigned long size, bool writable);
|
2012-12-10 15:35:24 +00:00
|
|
|
|
|
|
|
int kvm_handle_guest_abort(struct kvm_vcpu *vcpu, struct kvm_run *run);
|
|
|
|
|
|
|
|
void kvm_mmu_free_memory_caches(struct kvm_vcpu *vcpu);
|
|
|
|
|
|
|
|
phys_addr_t kvm_mmu_get_httbr(void);
|
|
|
|
phys_addr_t kvm_get_idmap_vector(void);
|
|
|
|
int kvm_mmu_init(void);
|
|
|
|
void kvm_clear_hyp_idmap(void);
|
|
|
|
|
2018-06-27 14:51:05 +00:00
|
|
|
#define kvm_mk_pmd(ptep) \
|
|
|
|
__pmd(__phys_to_pmd_val(__pa(ptep)) | PMD_TYPE_TABLE)
|
|
|
|
#define kvm_mk_pud(pmdp) \
|
|
|
|
__pud(__phys_to_pud_val(__pa(pmdp)) | PMD_TYPE_TABLE)
|
|
|
|
#define kvm_mk_pgd(pudp) \
|
|
|
|
__pgd(__phys_to_pgd_val(__pa(pudp)) | PUD_TYPE_TABLE)
|
|
|
|
|
2018-12-11 17:10:41 +00:00
|
|
|
#define kvm_set_pud(pudp, pud) set_pud(pudp, pud)
|
|
|
|
|
2018-12-11 17:10:36 +00:00
|
|
|
#define kvm_pfn_pte(pfn, prot) pfn_pte(pfn, prot)
|
|
|
|
#define kvm_pfn_pmd(pfn, prot) pfn_pmd(pfn, prot)
|
2018-12-11 17:10:41 +00:00
|
|
|
#define kvm_pfn_pud(pfn, prot) pfn_pud(pfn, prot)
|
2018-12-11 17:10:36 +00:00
|
|
|
|
2018-12-11 17:10:39 +00:00
|
|
|
#define kvm_pud_pfn(pud) pud_pfn(pud)
|
|
|
|
|
2018-12-11 17:10:36 +00:00
|
|
|
#define kvm_pmd_mkhuge(pmd) pmd_mkhuge(pmd)
|
2018-12-11 17:10:41 +00:00
|
|
|
#define kvm_pud_mkhuge(pud) pud_mkhuge(pud)
|
2018-12-11 17:10:36 +00:00
|
|
|
|
2016-04-13 16:57:37 +00:00
|
|
|
static inline pte_t kvm_s2pte_mkwrite(pte_t pte)
|
2012-12-10 15:35:24 +00:00
|
|
|
{
|
2016-04-13 16:57:37 +00:00
|
|
|
pte_val(pte) |= PTE_S2_RDWR;
|
|
|
|
return pte;
|
2012-12-10 15:35:24 +00:00
|
|
|
}
|
|
|
|
|
2016-04-13 16:57:37 +00:00
|
|
|
static inline pmd_t kvm_s2pmd_mkwrite(pmd_t pmd)
|
2012-11-01 16:14:45 +00:00
|
|
|
{
|
2016-04-13 16:57:37 +00:00
|
|
|
pmd_val(pmd) |= PMD_S2_RDWR;
|
|
|
|
return pmd;
|
2012-11-01 16:14:45 +00:00
|
|
|
}
|
|
|
|
|
2018-12-11 17:10:41 +00:00
|
|
|
static inline pud_t kvm_s2pud_mkwrite(pud_t pud)
|
|
|
|
{
|
|
|
|
pud_val(pud) |= PUD_S2_RDWR;
|
|
|
|
return pud;
|
|
|
|
}
|
|
|
|
|
2017-10-23 16:11:19 +00:00
|
|
|
static inline pte_t kvm_s2pte_mkexec(pte_t pte)
|
|
|
|
{
|
|
|
|
pte_val(pte) &= ~PTE_S2_XN;
|
|
|
|
return pte;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline pmd_t kvm_s2pmd_mkexec(pmd_t pmd)
|
|
|
|
{
|
|
|
|
pmd_val(pmd) &= ~PMD_S2_XN;
|
|
|
|
return pmd;
|
|
|
|
}
|
|
|
|
|
2018-12-11 17:10:41 +00:00
|
|
|
static inline pud_t kvm_s2pud_mkexec(pud_t pud)
|
|
|
|
{
|
|
|
|
pud_val(pud) &= ~PUD_S2_XN;
|
|
|
|
return pud;
|
|
|
|
}
|
|
|
|
|
2018-02-15 11:14:56 +00:00
|
|
|
static inline void kvm_set_s2pte_readonly(pte_t *ptep)
|
2015-01-15 23:58:59 +00:00
|
|
|
{
|
2017-07-06 10:46:39 +00:00
|
|
|
pteval_t old_pteval, pteval;
|
|
|
|
|
2018-02-15 11:14:56 +00:00
|
|
|
pteval = READ_ONCE(pte_val(*ptep));
|
2017-07-06 10:46:39 +00:00
|
|
|
do {
|
|
|
|
old_pteval = pteval;
|
|
|
|
pteval &= ~PTE_S2_RDWR;
|
|
|
|
pteval |= PTE_S2_RDONLY;
|
2018-02-15 11:14:56 +00:00
|
|
|
pteval = cmpxchg_relaxed(&pte_val(*ptep), old_pteval, pteval);
|
2017-07-06 10:46:39 +00:00
|
|
|
} while (pteval != old_pteval);
|
2015-01-15 23:58:59 +00:00
|
|
|
}
|
|
|
|
|
2018-02-15 11:14:56 +00:00
|
|
|
static inline bool kvm_s2pte_readonly(pte_t *ptep)
|
2015-01-15 23:58:59 +00:00
|
|
|
{
|
2018-02-15 11:14:56 +00:00
|
|
|
return (READ_ONCE(pte_val(*ptep)) & PTE_S2_RDWR) == PTE_S2_RDONLY;
|
2015-01-15 23:58:59 +00:00
|
|
|
}
|
|
|
|
|
2018-02-15 11:14:56 +00:00
|
|
|
static inline bool kvm_s2pte_exec(pte_t *ptep)
|
2017-10-23 16:11:21 +00:00
|
|
|
{
|
2018-02-15 11:14:56 +00:00
|
|
|
return !(READ_ONCE(pte_val(*ptep)) & PTE_S2_XN);
|
2017-10-23 16:11:21 +00:00
|
|
|
}
|
|
|
|
|
2018-02-15 11:14:56 +00:00
|
|
|
static inline void kvm_set_s2pmd_readonly(pmd_t *pmdp)
|
2015-01-15 23:58:59 +00:00
|
|
|
{
|
2018-02-15 11:14:56 +00:00
|
|
|
kvm_set_s2pte_readonly((pte_t *)pmdp);
|
2015-01-15 23:58:59 +00:00
|
|
|
}
|
|
|
|
|
2018-02-15 11:14:56 +00:00
|
|
|
static inline bool kvm_s2pmd_readonly(pmd_t *pmdp)
|
2015-01-15 23:58:59 +00:00
|
|
|
{
|
2018-02-15 11:14:56 +00:00
|
|
|
return kvm_s2pte_readonly((pte_t *)pmdp);
|
2014-10-10 10:14:28 +00:00
|
|
|
}
|
|
|
|
|
2018-02-15 11:14:56 +00:00
|
|
|
static inline bool kvm_s2pmd_exec(pmd_t *pmdp)
|
2017-10-23 16:11:21 +00:00
|
|
|
{
|
2018-02-15 11:14:56 +00:00
|
|
|
return !(READ_ONCE(pmd_val(*pmdp)) & PMD_S2_XN);
|
2017-10-23 16:11:21 +00:00
|
|
|
}
|
|
|
|
|
2018-12-11 17:10:37 +00:00
|
|
|
static inline void kvm_set_s2pud_readonly(pud_t *pudp)
|
|
|
|
{
|
|
|
|
kvm_set_s2pte_readonly((pte_t *)pudp);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline bool kvm_s2pud_readonly(pud_t *pudp)
|
|
|
|
{
|
|
|
|
return kvm_s2pte_readonly((pte_t *)pudp);
|
|
|
|
}
|
|
|
|
|
2018-12-11 17:10:38 +00:00
|
|
|
static inline bool kvm_s2pud_exec(pud_t *pudp)
|
|
|
|
{
|
|
|
|
return !(READ_ONCE(pud_val(*pudp)) & PUD_S2_XN);
|
|
|
|
}
|
|
|
|
|
2018-12-11 17:10:39 +00:00
|
|
|
static inline pud_t kvm_s2pud_mkyoung(pud_t pud)
|
|
|
|
{
|
|
|
|
return pud_mkyoung(pud);
|
|
|
|
}
|
|
|
|
|
2018-12-11 17:10:40 +00:00
|
|
|
static inline bool kvm_s2pud_young(pud_t pud)
|
|
|
|
{
|
|
|
|
return pud_young(pud);
|
|
|
|
}
|
|
|
|
|
2016-03-22 17:20:28 +00:00
|
|
|
#define hyp_pte_table_empty(ptep) kvm_page_empty(ptep)
|
2014-10-10 10:14:28 +00:00
|
|
|
|
|
|
|
#ifdef __PAGETABLE_PMD_FOLDED
|
2016-03-22 17:20:28 +00:00
|
|
|
#define hyp_pmd_table_empty(pmdp) (0)
|
2014-10-10 10:14:28 +00:00
|
|
|
#else
|
2016-03-22 17:20:28 +00:00
|
|
|
#define hyp_pmd_table_empty(pmdp) kvm_page_empty(pmdp)
|
2014-10-10 10:14:28 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef __PAGETABLE_PUD_FOLDED
|
2016-03-22 17:20:28 +00:00
|
|
|
#define hyp_pud_table_empty(pudp) (0)
|
2014-05-09 21:31:31 +00:00
|
|
|
#else
|
2016-03-22 17:20:28 +00:00
|
|
|
#define hyp_pud_table_empty(pudp) kvm_page_empty(pudp)
|
2014-05-09 21:31:31 +00:00
|
|
|
#endif
|
|
|
|
|
2012-12-10 15:35:24 +00:00
|
|
|
struct kvm;
|
|
|
|
|
2014-01-14 19:13:10 +00:00
|
|
|
#define kvm_flush_dcache_to_poc(a,l) __flush_dcache_area((a), (l))
|
|
|
|
|
|
|
|
static inline bool vcpu_has_cache_enabled(struct kvm_vcpu *vcpu)
|
2012-12-10 15:35:24 +00:00
|
|
|
{
|
2016-03-16 14:38:53 +00:00
|
|
|
return (vcpu_read_sys_reg(vcpu, SCTLR_EL1) & 0b101) == 0b101;
|
2014-01-14 19:13:10 +00:00
|
|
|
}
|
|
|
|
|
2017-10-23 16:11:22 +00:00
|
|
|
static inline void __clean_dcache_guest_page(kvm_pfn_t pfn, unsigned long size)
|
2014-01-14 19:13:10 +00:00
|
|
|
{
|
arm/arm64: KVM: Use kernel mapping to perform invalidation on page fault
When handling a fault in stage-2, we need to resync I$ and D$, just
to be sure we don't leave any old cache line behind.
That's very good, except that we do so using the *user* address.
Under heavy load (swapping like crazy), we may end up in a situation
where the page gets mapped in stage-2 while being unmapped from
userspace by another CPU.
At that point, the DC/IC instructions can generate a fault, which
we handle with kvm->mmu_lock held. The box quickly deadlocks, user
is unhappy.
Instead, perform this invalidation through the kernel mapping,
which is guaranteed to be present. The box is much happier, and so
am I.
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
Signed-off-by: Christoffer Dall <christoffer.dall@linaro.org>
2015-01-05 21:13:24 +00:00
|
|
|
void *va = page_address(pfn_to_page(pfn));
|
|
|
|
|
2018-04-06 11:27:28 +00:00
|
|
|
/*
|
|
|
|
* With FWB, we ensure that the guest always accesses memory using
|
|
|
|
* cacheable attributes, and we don't have to clean to PoC when
|
|
|
|
* faulting in pages. Furthermore, FWB implies IDC, so cleaning to
|
|
|
|
* PoU is not required either in this case.
|
|
|
|
*/
|
|
|
|
if (cpus_have_const_cap(ARM64_HAS_STAGE2_FWB))
|
|
|
|
return;
|
|
|
|
|
2017-01-25 12:29:59 +00:00
|
|
|
kvm_flush_dcache_to_poc(va, size);
|
2017-10-23 16:11:15 +00:00
|
|
|
}
|
2014-01-14 19:13:10 +00:00
|
|
|
|
2017-10-23 16:11:22 +00:00
|
|
|
static inline void __invalidate_icache_guest_page(kvm_pfn_t pfn,
|
2017-10-23 16:11:15 +00:00
|
|
|
unsigned long size)
|
|
|
|
{
|
2017-03-10 20:32:25 +00:00
|
|
|
if (icache_is_aliasing()) {
|
2012-12-10 15:35:24 +00:00
|
|
|
/* any kind of VIPT cache */
|
|
|
|
__flush_icache_all();
|
2017-03-10 20:32:25 +00:00
|
|
|
} else if (is_kernel_in_hyp_mode() || !icache_is_vpipt()) {
|
|
|
|
/* PIPT or VPIPT at EL2 (see comment in __kvm_tlb_flush_vmid_ipa) */
|
2017-10-23 16:11:15 +00:00
|
|
|
void *va = page_address(pfn_to_page(pfn));
|
|
|
|
|
2017-10-23 16:11:16 +00:00
|
|
|
invalidate_icache_range((unsigned long)va,
|
|
|
|
(unsigned long)va + size);
|
2012-12-10 15:35:24 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-12-19 16:48:06 +00:00
|
|
|
static inline void __kvm_flush_dcache_pte(pte_t pte)
|
|
|
|
{
|
2018-04-06 11:27:28 +00:00
|
|
|
if (!cpus_have_const_cap(ARM64_HAS_STAGE2_FWB)) {
|
|
|
|
struct page *page = pte_page(pte);
|
|
|
|
kvm_flush_dcache_to_poc(page_address(page), PAGE_SIZE);
|
|
|
|
}
|
2014-12-19 16:48:06 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void __kvm_flush_dcache_pmd(pmd_t pmd)
|
|
|
|
{
|
2018-04-06 11:27:28 +00:00
|
|
|
if (!cpus_have_const_cap(ARM64_HAS_STAGE2_FWB)) {
|
|
|
|
struct page *page = pmd_page(pmd);
|
|
|
|
kvm_flush_dcache_to_poc(page_address(page), PMD_SIZE);
|
|
|
|
}
|
2014-12-19 16:48:06 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void __kvm_flush_dcache_pud(pud_t pud)
|
|
|
|
{
|
2018-04-06 11:27:28 +00:00
|
|
|
if (!cpus_have_const_cap(ARM64_HAS_STAGE2_FWB)) {
|
|
|
|
struct page *page = pud_page(pud);
|
|
|
|
kvm_flush_dcache_to_poc(page_address(page), PUD_SIZE);
|
|
|
|
}
|
2014-12-19 16:48:06 +00:00
|
|
|
}
|
|
|
|
|
2017-01-10 21:35:49 +00:00
|
|
|
#define kvm_virt_to_phys(x) __pa_symbol(x)
|
2012-12-10 15:35:24 +00:00
|
|
|
|
2014-12-19 16:05:31 +00:00
|
|
|
void kvm_set_way_flush(struct kvm_vcpu *vcpu);
|
|
|
|
void kvm_toggle_cache(struct kvm_vcpu *vcpu, bool was_enabled);
|
2014-01-15 12:50:23 +00:00
|
|
|
|
2015-03-19 16:42:28 +00:00
|
|
|
static inline bool __kvm_cpu_uses_extended_idmap(void)
|
|
|
|
{
|
arm64: allow ID map to be extended to 52 bits
Currently, when using VA_BITS < 48, if the ID map text happens to be
placed in physical memory above VA_BITS, we increase the VA size (up to
48) and create a new table level, in order to map in the ID map text.
This is okay because the system always supports 48 bits of VA.
This patch extends the code such that if the system supports 52 bits of
VA, and the ID map text is placed that high up, then we increase the VA
size accordingly, up to 52.
One difference from the current implementation is that so far the
condition of VA_BITS < 48 has meant that the top level table is always
"full", with the maximum number of entries, and an extra table level is
always needed. Now, when VA_BITS = 48 (and using 64k pages), the top
level table is not full, and we simply need to increase the number of
entries in it, instead of creating a new table level.
Tested-by: Suzuki K Poulose <suzuki.poulose@arm.com>
Reviewed-by: Suzuki K Poulose <suzuki.poulose@arm.com>
Reviewed-by: Marc Zyngier <marc.zyngier@arm.com>
Tested-by: Bob Picco <bob.picco@oracle.com>
Reviewed-by: Bob Picco <bob.picco@oracle.com>
Signed-off-by: Kristina Martsenko <kristina.martsenko@arm.com>
[catalin.marinas@arm.com: reduce arguments to __create_hyp_mappings()]
[catalin.marinas@arm.com: reworked/renamed __cpu_uses_extended_idmap_level()]
Signed-off-by: Catalin Marinas <catalin.marinas@arm.com>
2017-12-13 17:07:24 +00:00
|
|
|
return __cpu_uses_extended_idmap_level();
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline unsigned long __kvm_idmap_ptrs_per_pgd(void)
|
|
|
|
{
|
|
|
|
return idmap_ptrs_per_pgd;
|
2015-03-19 16:42:28 +00:00
|
|
|
}
|
|
|
|
|
2017-12-13 17:07:20 +00:00
|
|
|
/*
|
|
|
|
* Can't use pgd_populate here, because the extended idmap adds an extra level
|
|
|
|
* above CONFIG_PGTABLE_LEVELS (which is 2 or 3 if we're using the extended
|
|
|
|
* idmap), and pgd_populate is only available if CONFIG_PGTABLE_LEVELS = 4.
|
|
|
|
*/
|
2015-03-19 16:42:28 +00:00
|
|
|
static inline void __kvm_extend_hypmap(pgd_t *boot_hyp_pgd,
|
|
|
|
pgd_t *hyp_pgd,
|
|
|
|
pgd_t *merged_hyp_pgd,
|
|
|
|
unsigned long hyp_idmap_start)
|
|
|
|
{
|
|
|
|
int idmap_idx;
|
2017-12-13 17:07:21 +00:00
|
|
|
u64 pgd_addr;
|
2015-03-19 16:42:28 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Use the first entry to access the HYP mappings. It is
|
|
|
|
* guaranteed to be free, otherwise we wouldn't use an
|
|
|
|
* extended idmap.
|
|
|
|
*/
|
|
|
|
VM_BUG_ON(pgd_val(merged_hyp_pgd[0]));
|
2017-12-13 17:07:21 +00:00
|
|
|
pgd_addr = __phys_to_pgd_val(__pa(hyp_pgd));
|
|
|
|
merged_hyp_pgd[0] = __pgd(pgd_addr | PMD_TYPE_TABLE);
|
2015-03-19 16:42:28 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Create another extended level entry that points to the boot HYP map,
|
|
|
|
* which contains an ID mapping of the HYP init code. We essentially
|
|
|
|
* merge the boot and runtime HYP maps by doing so, but they don't
|
|
|
|
* overlap anyway, so this is fine.
|
|
|
|
*/
|
|
|
|
idmap_idx = hyp_idmap_start >> VA_BITS;
|
|
|
|
VM_BUG_ON(pgd_val(merged_hyp_pgd[idmap_idx]));
|
2017-12-13 17:07:21 +00:00
|
|
|
pgd_addr = __phys_to_pgd_val(__pa(boot_hyp_pgd));
|
|
|
|
merged_hyp_pgd[idmap_idx] = __pgd(pgd_addr | PMD_TYPE_TABLE);
|
2015-03-19 16:42:28 +00:00
|
|
|
}
|
|
|
|
|
2015-11-16 11:28:18 +00:00
|
|
|
static inline unsigned int kvm_get_vmid_bits(void)
|
|
|
|
{
|
2017-03-23 15:14:39 +00:00
|
|
|
int reg = read_sanitised_ftr_reg(SYS_ID_AA64MMFR1_EL1);
|
2015-11-16 11:28:18 +00:00
|
|
|
|
2016-01-26 10:58:16 +00:00
|
|
|
return (cpuid_feature_extract_unsigned_field(reg, ID_AA64MMFR1_VMIDBITS_SHIFT) == 2) ? 16 : 8;
|
2015-11-16 11:28:18 +00:00
|
|
|
}
|
|
|
|
|
2018-05-11 14:20:14 +00:00
|
|
|
/*
|
|
|
|
* We are not in the kvm->srcu critical section most of the time, so we take
|
|
|
|
* the SRCU read lock here. Since we copy the data from the user page, we
|
|
|
|
* can immediately drop the lock again.
|
|
|
|
*/
|
|
|
|
static inline int kvm_read_guest_lock(struct kvm *kvm,
|
|
|
|
gpa_t gpa, void *data, unsigned long len)
|
|
|
|
{
|
|
|
|
int srcu_idx = srcu_read_lock(&kvm->srcu);
|
|
|
|
int ret = kvm_read_guest(kvm, gpa, data, len);
|
|
|
|
|
|
|
|
srcu_read_unlock(&kvm->srcu, srcu_idx);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
KVM: arm/arm64: vgic-its: Take the srcu lock when writing to guest memory
When halting a guest, QEMU flushes the virtual ITS caches, which
amounts to writing to the various tables that the guest has allocated.
When doing this, we fail to take the srcu lock, and the kernel
shouts loudly if running a lockdep kernel:
[ 69.680416] =============================
[ 69.680819] WARNING: suspicious RCU usage
[ 69.681526] 5.1.0-rc1-00008-g600025238f51-dirty #18 Not tainted
[ 69.682096] -----------------------------
[ 69.682501] ./include/linux/kvm_host.h:605 suspicious rcu_dereference_check() usage!
[ 69.683225]
[ 69.683225] other info that might help us debug this:
[ 69.683225]
[ 69.683975]
[ 69.683975] rcu_scheduler_active = 2, debug_locks = 1
[ 69.684598] 6 locks held by qemu-system-aar/4097:
[ 69.685059] #0: 0000000034196013 (&kvm->lock){+.+.}, at: vgic_its_set_attr+0x244/0x3a0
[ 69.686087] #1: 00000000f2ed935e (&its->its_lock){+.+.}, at: vgic_its_set_attr+0x250/0x3a0
[ 69.686919] #2: 000000005e71ea54 (&vcpu->mutex){+.+.}, at: lock_all_vcpus+0x64/0xd0
[ 69.687698] #3: 00000000c17e548d (&vcpu->mutex){+.+.}, at: lock_all_vcpus+0x64/0xd0
[ 69.688475] #4: 00000000ba386017 (&vcpu->mutex){+.+.}, at: lock_all_vcpus+0x64/0xd0
[ 69.689978] #5: 00000000c2c3c335 (&vcpu->mutex){+.+.}, at: lock_all_vcpus+0x64/0xd0
[ 69.690729]
[ 69.690729] stack backtrace:
[ 69.691151] CPU: 2 PID: 4097 Comm: qemu-system-aar Not tainted 5.1.0-rc1-00008-g600025238f51-dirty #18
[ 69.691984] Hardware name: rockchip evb_rk3399/evb_rk3399, BIOS 2019.04-rc3-00124-g2feec69fb1 03/15/2019
[ 69.692831] Call trace:
[ 69.694072] lockdep_rcu_suspicious+0xcc/0x110
[ 69.694490] gfn_to_memslot+0x174/0x190
[ 69.694853] kvm_write_guest+0x50/0xb0
[ 69.695209] vgic_its_save_tables_v0+0x248/0x330
[ 69.695639] vgic_its_set_attr+0x298/0x3a0
[ 69.696024] kvm_device_ioctl_attr+0x9c/0xd8
[ 69.696424] kvm_device_ioctl+0x8c/0xf8
[ 69.696788] do_vfs_ioctl+0xc8/0x960
[ 69.697128] ksys_ioctl+0x8c/0xa0
[ 69.697445] __arm64_sys_ioctl+0x28/0x38
[ 69.697817] el0_svc_common+0xd8/0x138
[ 69.698173] el0_svc_handler+0x38/0x78
[ 69.698528] el0_svc+0x8/0xc
The fix is to obviously take the srcu lock, just like we do on the
read side of things since bf308242ab98. One wonders why this wasn't
fixed at the same time, but hey...
Fixes: bf308242ab98 ("KVM: arm/arm64: VGIC/ITS: protect kvm_read_guest() calls with SRCU lock")
Signed-off-by: Marc Zyngier <marc.zyngier@arm.com>
2019-03-19 12:47:11 +00:00
|
|
|
static inline int kvm_write_guest_lock(struct kvm *kvm, gpa_t gpa,
|
|
|
|
const void *data, unsigned long len)
|
|
|
|
{
|
|
|
|
int srcu_idx = srcu_read_lock(&kvm->srcu);
|
|
|
|
int ret = kvm_write_guest(kvm, gpa, data, len);
|
|
|
|
|
|
|
|
srcu_read_unlock(&kvm->srcu, srcu_idx);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2018-02-15 11:47:14 +00:00
|
|
|
#ifdef CONFIG_KVM_INDIRECT_VECTORS
|
|
|
|
/*
|
|
|
|
* EL2 vectors can be mapped and rerouted in a number of ways,
|
|
|
|
* depending on the kernel configuration and CPU present:
|
|
|
|
*
|
|
|
|
* - If the CPU has the ARM64_HARDEN_BRANCH_PREDICTOR cap, the
|
|
|
|
* hardening sequence is placed in one of the vector slots, which is
|
|
|
|
* executed before jumping to the real vectors.
|
|
|
|
*
|
|
|
|
* - If the CPU has both the ARM64_HARDEN_EL2_VECTORS cap and the
|
|
|
|
* ARM64_HARDEN_BRANCH_PREDICTOR cap, the slot containing the
|
|
|
|
* hardening sequence is mapped next to the idmap page, and executed
|
|
|
|
* before jumping to the real vectors.
|
|
|
|
*
|
|
|
|
* - If the CPU only has the ARM64_HARDEN_EL2_VECTORS cap, then an
|
|
|
|
* empty slot is selected, mapped next to the idmap page, and
|
|
|
|
* executed before jumping to the real vectors.
|
|
|
|
*
|
|
|
|
* Note that ARM64_HARDEN_EL2_VECTORS is somewhat incompatible with
|
|
|
|
* VHE, as we don't have hypervisor-specific mappings. If the system
|
|
|
|
* is VHE and yet selects this capability, it will be ignored.
|
|
|
|
*/
|
2018-01-03 16:38:35 +00:00
|
|
|
#include <asm/mmu.h>
|
|
|
|
|
2018-02-15 11:47:14 +00:00
|
|
|
extern void *__kvm_bp_vect_base;
|
|
|
|
extern int __kvm_harden_el2_vector_slot;
|
|
|
|
|
2018-01-03 16:38:35 +00:00
|
|
|
static inline void *kvm_get_hyp_vector(void)
|
|
|
|
{
|
|
|
|
struct bp_hardening_data *data = arm64_get_bp_hardening_data();
|
2018-02-15 11:47:14 +00:00
|
|
|
void *vect = kern_hyp_va(kvm_ksym_ref(__kvm_hyp_vector));
|
|
|
|
int slot = -1;
|
2018-01-03 16:38:35 +00:00
|
|
|
|
2018-02-15 11:47:14 +00:00
|
|
|
if (cpus_have_const_cap(ARM64_HARDEN_BRANCH_PREDICTOR) && data->fn) {
|
|
|
|
vect = kern_hyp_va(kvm_ksym_ref(__bp_harden_hyp_vecs_start));
|
|
|
|
slot = data->hyp_vectors_slot;
|
|
|
|
}
|
2018-01-03 16:38:35 +00:00
|
|
|
|
2018-02-15 11:47:14 +00:00
|
|
|
if (this_cpu_has_cap(ARM64_HARDEN_EL2_VECTORS) && !has_vhe()) {
|
|
|
|
vect = __kvm_bp_vect_base;
|
|
|
|
if (slot == -1)
|
|
|
|
slot = __kvm_harden_el2_vector_slot;
|
2018-01-03 16:38:35 +00:00
|
|
|
}
|
|
|
|
|
2018-02-15 11:47:14 +00:00
|
|
|
if (slot != -1)
|
|
|
|
vect += slot * SZ_2K;
|
|
|
|
|
2018-01-03 16:38:35 +00:00
|
|
|
return vect;
|
|
|
|
}
|
|
|
|
|
2018-02-15 11:47:14 +00:00
|
|
|
/* This is only called on a !VHE system */
|
2018-01-03 16:38:35 +00:00
|
|
|
static inline int kvm_map_vectors(void)
|
|
|
|
{
|
2018-02-15 11:47:14 +00:00
|
|
|
/*
|
|
|
|
* HBP = ARM64_HARDEN_BRANCH_PREDICTOR
|
|
|
|
* HEL2 = ARM64_HARDEN_EL2_VECTORS
|
|
|
|
*
|
|
|
|
* !HBP + !HEL2 -> use direct vectors
|
|
|
|
* HBP + !HEL2 -> use hardened vectors in place
|
|
|
|
* !HBP + HEL2 -> allocate one vector slot and use exec mapping
|
|
|
|
* HBP + HEL2 -> use hardened vertors and use exec mapping
|
|
|
|
*/
|
|
|
|
if (cpus_have_const_cap(ARM64_HARDEN_BRANCH_PREDICTOR)) {
|
|
|
|
__kvm_bp_vect_base = kvm_ksym_ref(__bp_harden_hyp_vecs_start);
|
|
|
|
__kvm_bp_vect_base = kern_hyp_va(__kvm_bp_vect_base);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (cpus_have_const_cap(ARM64_HARDEN_EL2_VECTORS)) {
|
|
|
|
phys_addr_t vect_pa = __pa_symbol(__bp_harden_hyp_vecs_start);
|
|
|
|
unsigned long size = (__bp_harden_hyp_vecs_end -
|
|
|
|
__bp_harden_hyp_vecs_start);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Always allocate a spare vector slot, as we don't
|
|
|
|
* know yet which CPUs have a BP hardening slot that
|
|
|
|
* we can reuse.
|
|
|
|
*/
|
|
|
|
__kvm_harden_el2_vector_slot = atomic_inc_return(&arm64_el2_vector_last_slot);
|
|
|
|
BUG_ON(__kvm_harden_el2_vector_slot >= BP_HARDEN_EL2_SLOTS);
|
|
|
|
return create_hyp_exec_mappings(vect_pa, size,
|
|
|
|
&__kvm_bp_vect_base);
|
|
|
|
}
|
|
|
|
|
2018-03-14 13:28:50 +00:00
|
|
|
return 0;
|
2018-01-03 16:38:35 +00:00
|
|
|
}
|
|
|
|
#else
|
|
|
|
static inline void *kvm_get_hyp_vector(void)
|
|
|
|
{
|
2018-02-12 16:50:19 +00:00
|
|
|
return kern_hyp_va(kvm_ksym_ref(__kvm_hyp_vector));
|
2018-01-03 16:38:35 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline int kvm_map_vectors(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2018-05-29 12:11:16 +00:00
|
|
|
#ifdef CONFIG_ARM64_SSBD
|
|
|
|
DECLARE_PER_CPU_READ_MOSTLY(u64, arm64_ssbd_callback_required);
|
|
|
|
|
|
|
|
static inline int hyp_map_aux_data(void)
|
|
|
|
{
|
|
|
|
int cpu, err;
|
|
|
|
|
|
|
|
for_each_possible_cpu(cpu) {
|
|
|
|
u64 *ptr;
|
|
|
|
|
|
|
|
ptr = per_cpu_ptr(&arm64_ssbd_callback_required, cpu);
|
|
|
|
err = create_hyp_mappings(ptr, ptr + 1, PAGE_HYP);
|
|
|
|
if (err)
|
|
|
|
return err;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
static inline int hyp_map_aux_data(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2017-12-13 17:07:18 +00:00
|
|
|
#define kvm_phys_to_vttbr(addr) phys_to_ttbr(addr)
|
|
|
|
|
2018-09-26 16:32:47 +00:00
|
|
|
/*
|
|
|
|
* Get the magic number 'x' for VTTBR:BADDR of this KVM instance.
|
|
|
|
* With v8.2 LVA extensions, 'x' should be a minimum of 6 with
|
|
|
|
* 52bit IPS.
|
|
|
|
*/
|
|
|
|
static inline int arm64_vttbr_x(u32 ipa_shift, u32 levels)
|
|
|
|
{
|
|
|
|
int x = ARM64_VTTBR_X(ipa_shift, levels);
|
|
|
|
|
|
|
|
return (IS_ENABLED(CONFIG_ARM64_PA_BITS_52) && x < 6) ? 6 : x;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline u64 vttbr_baddr_mask(u32 ipa_shift, u32 levels)
|
|
|
|
{
|
|
|
|
unsigned int x = arm64_vttbr_x(ipa_shift, levels);
|
|
|
|
|
|
|
|
return GENMASK_ULL(PHYS_MASK_SHIFT - 1, x);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline u64 kvm_vttbr_baddr_mask(struct kvm *kvm)
|
|
|
|
{
|
|
|
|
return vttbr_baddr_mask(kvm_phys_shift(kvm), kvm_stage2_levels(kvm));
|
|
|
|
}
|
|
|
|
|
2018-12-11 14:26:31 +00:00
|
|
|
static __always_inline u64 kvm_get_vttbr(struct kvm *kvm)
|
2018-07-31 13:08:57 +00:00
|
|
|
{
|
2018-12-11 14:26:31 +00:00
|
|
|
struct kvm_vmid *vmid = &kvm->arch.vmid;
|
|
|
|
u64 vmid_field, baddr;
|
|
|
|
u64 cnp = system_supports_cnp() ? VTTBR_CNP_BIT : 0;
|
|
|
|
|
|
|
|
baddr = kvm->arch.pgd_phys;
|
|
|
|
vmid_field = (u64)vmid->vmid << VTTBR_VMID_SHIFT;
|
|
|
|
return kvm_phys_to_vttbr(baddr) | vmid_field | cnp;
|
2018-07-31 13:08:57 +00:00
|
|
|
}
|
|
|
|
|
2012-12-10 15:35:24 +00:00
|
|
|
#endif /* __ASSEMBLY__ */
|
|
|
|
#endif /* __ARM64_KVM_MMU_H__ */
|