2013-06-07 01:20:40 +00:00
|
|
|
* Freescale low power universal asynchronous receiver/transmitter (lpuart)
|
|
|
|
|
|
|
|
Required properties:
|
2014-07-14 09:41:10 +00:00
|
|
|
- compatible :
|
|
|
|
- "fsl,vf610-lpuart" for lpuart compatible with the one integrated
|
|
|
|
on Vybrid vf610 SoC with 8-bit register organization
|
|
|
|
- "fsl,ls1021a-lpuart" for lpuart compatible with the one integrated
|
|
|
|
on LS1021A SoC with 32-bit big-endian register organization
|
2013-06-07 01:20:40 +00:00
|
|
|
- reg : Address and length of the register set for the device
|
|
|
|
- interrupts : Should contain uart interrupt
|
2014-02-17 05:28:08 +00:00
|
|
|
- clocks : phandle + clock specifier pairs, one for each entry in clock-names
|
|
|
|
- clock-names : should contain: "ipg" - the uart clock
|
2013-06-07 01:20:40 +00:00
|
|
|
|
2014-02-17 05:28:07 +00:00
|
|
|
Optional properties:
|
|
|
|
- dmas: A list of two dma specifiers, one for each entry in dma-names.
|
|
|
|
- dma-names: should contain "tx" and "rx".
|
|
|
|
|
|
|
|
Note: Optional properties for DMA support. Write them both or both not.
|
|
|
|
|
2013-06-07 01:20:40 +00:00
|
|
|
Example:
|
|
|
|
|
|
|
|
uart0: serial@40027000 {
|
2014-02-17 05:28:07 +00:00
|
|
|
compatible = "fsl,vf610-lpuart";
|
|
|
|
reg = <0x40027000 0x1000>;
|
|
|
|
interrupts = <0 61 0x00>;
|
2014-02-17 05:28:08 +00:00
|
|
|
clocks = <&clks VF610_CLK_UART0>;
|
|
|
|
clock-names = "ipg";
|
2014-02-17 05:28:07 +00:00
|
|
|
dmas = <&edma0 0 2>,
|
|
|
|
<&edma0 0 3>;
|
|
|
|
dma-names = "rx","tx";
|
|
|
|
};
|