2005-04-16 22:20:36 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 1994 Linus Torvalds
|
|
|
|
*
|
|
|
|
* Pentium III FXSR, SSE support
|
|
|
|
* General FPU state handling cleanups
|
|
|
|
* Gareth Hughes <gareth@valinux.com>, May 2000
|
|
|
|
*/
|
2005-06-23 07:08:33 +00:00
|
|
|
#include <linux/module.h>
|
2008-01-30 12:31:50 +00:00
|
|
|
#include <linux/regset.h>
|
2008-03-05 14:37:32 +00:00
|
|
|
#include <linux/sched.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 08:04:11 +00:00
|
|
|
#include <linux/slab.h>
|
2008-03-05 14:37:32 +00:00
|
|
|
|
|
|
|
#include <asm/sigcontext.h>
|
2005-04-16 22:20:36 +00:00
|
|
|
#include <asm/processor.h>
|
|
|
|
#include <asm/math_emu.h>
|
|
|
|
#include <asm/uaccess.h>
|
2008-03-05 14:37:32 +00:00
|
|
|
#include <asm/ptrace.h>
|
|
|
|
#include <asm/i387.h>
|
2012-02-21 21:19:22 +00:00
|
|
|
#include <asm/fpu-internal.h>
|
2008-03-05 14:37:32 +00:00
|
|
|
#include <asm/user.h>
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2012-02-21 18:25:45 +00:00
|
|
|
/*
|
|
|
|
* Were we in an interrupt that interrupted kernel mode?
|
|
|
|
*
|
2012-09-06 21:58:52 +00:00
|
|
|
* For now, with eagerfpu we will return interrupted kernel FPU
|
|
|
|
* state as not-idle. TBD: Ideally we can change the return value
|
2012-08-24 21:13:02 +00:00
|
|
|
* to something like __thread_has_fpu(current). But we need to
|
|
|
|
* be careful of doing __thread_clear_has_fpu() before saving
|
|
|
|
* the FPU etc for supporting nested uses etc. For now, take
|
|
|
|
* the simple route!
|
|
|
|
*
|
|
|
|
* On others, we can do a kernel_fpu_begin/end() pair *ONLY* if that
|
2012-02-21 18:25:45 +00:00
|
|
|
* pair does nothing at all: the thread must not have fpu (so
|
|
|
|
* that we don't try to save the FPU state), and TS must
|
|
|
|
* be set (so that the clts/stts pair does nothing that is
|
|
|
|
* visible in the interrupted kernel thread).
|
|
|
|
*/
|
|
|
|
static inline bool interrupted_kernel_fpu_idle(void)
|
|
|
|
{
|
2012-09-06 21:58:52 +00:00
|
|
|
if (use_eager_fpu())
|
2012-08-24 21:13:02 +00:00
|
|
|
return 0;
|
|
|
|
|
2012-02-21 18:25:45 +00:00
|
|
|
return !__thread_has_fpu(current) &&
|
|
|
|
(read_cr0() & X86_CR0_TS);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Were we in user mode (or vm86 mode) when we were
|
|
|
|
* interrupted?
|
|
|
|
*
|
|
|
|
* Doing kernel_fpu_begin/end() is ok if we are running
|
|
|
|
* in an interrupt context from user mode - we'll just
|
|
|
|
* save the FPU state as required.
|
|
|
|
*/
|
|
|
|
static inline bool interrupted_user_mode(void)
|
|
|
|
{
|
|
|
|
struct pt_regs *regs = get_irq_regs();
|
|
|
|
return regs && user_mode_vm(regs);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Can we use the FPU in kernel mode with the
|
|
|
|
* whole "kernel_fpu_begin/end()" sequence?
|
|
|
|
*
|
|
|
|
* It's always ok in process context (ie "not interrupt")
|
|
|
|
* but it is sometimes ok even from an irq.
|
|
|
|
*/
|
|
|
|
bool irq_fpu_usable(void)
|
|
|
|
{
|
|
|
|
return !in_interrupt() ||
|
|
|
|
interrupted_user_mode() ||
|
|
|
|
interrupted_kernel_fpu_idle();
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(irq_fpu_usable);
|
|
|
|
|
2012-09-20 18:01:49 +00:00
|
|
|
void __kernel_fpu_begin(void)
|
2012-02-21 18:25:45 +00:00
|
|
|
{
|
|
|
|
struct task_struct *me = current;
|
|
|
|
|
|
|
|
if (__thread_has_fpu(me)) {
|
|
|
|
__save_init_fpu(me);
|
|
|
|
__thread_clear_has_fpu(me);
|
2012-09-20 18:01:49 +00:00
|
|
|
/* We do 'stts()' in __kernel_fpu_end() */
|
2012-09-06 21:58:52 +00:00
|
|
|
} else if (!use_eager_fpu()) {
|
2012-05-11 07:35:27 +00:00
|
|
|
this_cpu_write(fpu_owner_task, NULL);
|
2012-02-21 18:25:45 +00:00
|
|
|
clts();
|
|
|
|
}
|
|
|
|
}
|
2012-09-20 18:01:49 +00:00
|
|
|
EXPORT_SYMBOL(__kernel_fpu_begin);
|
2012-02-21 18:25:45 +00:00
|
|
|
|
2012-09-20 18:01:49 +00:00
|
|
|
void __kernel_fpu_end(void)
|
2012-02-21 18:25:45 +00:00
|
|
|
{
|
2012-09-06 21:58:52 +00:00
|
|
|
if (use_eager_fpu())
|
2012-08-24 21:13:02 +00:00
|
|
|
math_state_restore();
|
|
|
|
else
|
|
|
|
stts();
|
2012-02-21 18:25:45 +00:00
|
|
|
}
|
2012-09-20 18:01:49 +00:00
|
|
|
EXPORT_SYMBOL(__kernel_fpu_end);
|
2012-02-21 18:25:45 +00:00
|
|
|
|
|
|
|
void unlazy_fpu(struct task_struct *tsk)
|
|
|
|
{
|
|
|
|
preempt_disable();
|
|
|
|
if (__thread_has_fpu(tsk)) {
|
|
|
|
__save_init_fpu(tsk);
|
|
|
|
__thread_fpu_end(tsk);
|
|
|
|
} else
|
|
|
|
tsk->fpu_counter = 0;
|
|
|
|
preempt_enable();
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(unlazy_fpu);
|
|
|
|
|
x86, fpu: Unify signal handling code paths for x86 and x86_64 kernels
Currently for x86 and x86_32 binaries, fpstate in the user sigframe is copied
to/from the fpstate in the task struct.
And in the case of signal delivery for x86_64 binaries, if the fpstate is live
in the CPU registers, then the live state is copied directly to the user
sigframe. Otherwise fpstate in the task struct is copied to the user sigframe.
During restore, fpstate in the user sigframe is restored directly to the live
CPU registers.
Historically, different code paths led to different bugs. For example,
x86_64 code path was not preemption safe till recently. Also there is lot
of code duplication for support of new features like xsave etc.
Unify signal handling code paths for x86 and x86_64 kernels.
New strategy is as follows:
Signal delivery: Both for 32/64-bit frames, align the core math frame area to
64bytes as needed by xsave (this where the main fpu/extended state gets copied
to and excludes the legacy compatibility fsave header for the 32-bit [f]xsave
frames). If the state is live, copy the register state directly to the user
frame. If not live, copy the state in the thread struct to the user frame. And
for 32-bit [f]xsave frames, construct the fsave header separately before
the actual [f]xsave area.
Signal return: As the 32-bit frames with [f]xstate has an additional
'fsave' header, copy everything back from the user sigframe to the
fpstate in the task structure and reconstruct the fxstate from the 'fsave'
header (Also user passed pointers may not be correctly aligned for
any attempt to directly restore any partial state). At the next fpstate usage,
everything will be restored to the live CPU registers.
For all the 64-bit frames and the 32-bit fsave frame, restore the state from
the user sigframe directly to the live CPU registers. 64-bit signals always
restored the math frame directly, so we can expect the math frame pointer
to be correctly aligned. For 32-bit fsave frames, there are no alignment
requirements, so we can restore the state directly.
"lat_sig catch" microbenchmark numbers (for x86, x86_64, x86_32 binaries) are
with in the noise range with this change.
Signed-off-by: Suresh Siddha <suresh.b.siddha@intel.com>
Link: http://lkml.kernel.org/r/1343171129-2747-4-git-send-email-suresh.b.siddha@intel.com
[ Merged in compilation fix ]
Link: http://lkml.kernel.org/r/1344544736.8326.17.camel@sbsiddha-desk.sc.intel.com
Signed-off-by: H. Peter Anvin <hpa@linux.intel.com>
2012-07-24 23:05:29 +00:00
|
|
|
unsigned int mxcsr_feature_mask __read_mostly = 0xffffffffu;
|
2008-03-10 22:28:04 +00:00
|
|
|
unsigned int xstate_size;
|
2010-08-13 07:19:11 +00:00
|
|
|
EXPORT_SYMBOL_GPL(xstate_size);
|
2008-03-10 22:28:04 +00:00
|
|
|
static struct i387_fxsave_struct fx_scratch __cpuinitdata;
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2012-02-21 21:19:22 +00:00
|
|
|
static void __cpuinit mxcsr_feature_mask_init(void)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
unsigned long mask = 0;
|
2008-03-05 14:37:32 +00:00
|
|
|
|
2005-04-16 22:20:36 +00:00
|
|
|
if (cpu_has_fxsr) {
|
2008-03-10 22:28:04 +00:00
|
|
|
memset(&fx_scratch, 0, sizeof(struct i387_fxsave_struct));
|
|
|
|
asm volatile("fxsave %0" : : "m" (fx_scratch));
|
|
|
|
mask = fx_scratch.mxcsr_mask;
|
2008-01-30 12:31:26 +00:00
|
|
|
if (mask == 0)
|
|
|
|
mask = 0x0000ffbf;
|
|
|
|
}
|
2005-04-16 22:20:36 +00:00
|
|
|
mxcsr_feature_mask &= mask;
|
|
|
|
}
|
|
|
|
|
2010-07-21 17:03:52 +00:00
|
|
|
static void __cpuinit init_thread_xstate(void)
|
2008-03-10 22:28:04 +00:00
|
|
|
{
|
2010-07-21 17:03:52 +00:00
|
|
|
/*
|
|
|
|
* Note that xstate_size might be overwriten later during
|
|
|
|
* xsave_init().
|
|
|
|
*/
|
|
|
|
|
2008-05-23 23:26:37 +00:00
|
|
|
if (!HAVE_HWFP) {
|
2010-07-21 17:03:57 +00:00
|
|
|
/*
|
|
|
|
* Disable xsave as we do not support it if i387
|
|
|
|
* emulation is enabled.
|
|
|
|
*/
|
|
|
|
setup_clear_cpu_cap(X86_FEATURE_XSAVE);
|
|
|
|
setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT);
|
2008-05-23 23:26:37 +00:00
|
|
|
xstate_size = sizeof(struct i387_soft_struct);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2008-03-10 22:28:04 +00:00
|
|
|
if (cpu_has_fxsr)
|
|
|
|
xstate_size = sizeof(struct i387_fxsave_struct);
|
|
|
|
else
|
|
|
|
xstate_size = sizeof(struct i387_fsave_struct);
|
|
|
|
}
|
|
|
|
|
2008-01-30 12:31:50 +00:00
|
|
|
/*
|
|
|
|
* Called at bootup to set up the initial FPU state that is later cloned
|
|
|
|
* into all processes.
|
|
|
|
*/
|
2010-07-21 17:03:52 +00:00
|
|
|
|
2008-01-30 12:31:50 +00:00
|
|
|
void __cpuinit fpu_init(void)
|
|
|
|
{
|
2010-09-04 01:17:09 +00:00
|
|
|
unsigned long cr0;
|
|
|
|
unsigned long cr4_mask = 0;
|
2008-01-30 12:31:50 +00:00
|
|
|
|
2010-09-04 01:17:09 +00:00
|
|
|
if (cpu_has_fxsr)
|
|
|
|
cr4_mask |= X86_CR4_OSFXSR;
|
|
|
|
if (cpu_has_xmm)
|
|
|
|
cr4_mask |= X86_CR4_OSXMMEXCPT;
|
|
|
|
if (cr4_mask)
|
|
|
|
set_in_cr4(cr4_mask);
|
|
|
|
|
|
|
|
cr0 = read_cr0();
|
|
|
|
cr0 &= ~(X86_CR0_TS|X86_CR0_EM); /* clear TS and EM */
|
|
|
|
if (!HAVE_HWFP)
|
|
|
|
cr0 |= X86_CR0_EM;
|
|
|
|
write_cr0(cr0);
|
2008-01-30 12:31:50 +00:00
|
|
|
|
2012-11-13 19:32:50 +00:00
|
|
|
/*
|
|
|
|
* init_thread_xstate is only called once to avoid overriding
|
|
|
|
* xstate_size during boot time or during CPU hotplug.
|
|
|
|
*/
|
|
|
|
if (xstate_size == 0)
|
2008-07-29 17:29:19 +00:00
|
|
|
init_thread_xstate();
|
|
|
|
|
2008-01-30 12:31:50 +00:00
|
|
|
mxcsr_feature_mask_init();
|
2012-09-06 21:58:52 +00:00
|
|
|
xsave_init();
|
|
|
|
eager_fpu_init();
|
2008-01-30 12:31:50 +00:00
|
|
|
}
|
2010-07-21 17:03:52 +00:00
|
|
|
|
2010-05-17 09:22:23 +00:00
|
|
|
void fpu_finit(struct fpu *fpu)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2008-05-23 23:26:37 +00:00
|
|
|
if (!HAVE_HWFP) {
|
2010-05-06 08:45:46 +00:00
|
|
|
finit_soft_fpu(&fpu->state->soft);
|
|
|
|
return;
|
2008-05-23 23:26:37 +00:00
|
|
|
}
|
|
|
|
|
2005-04-16 22:20:36 +00:00
|
|
|
if (cpu_has_fxsr) {
|
2012-09-06 21:58:52 +00:00
|
|
|
fx_finit(&fpu->state->fxsave);
|
2005-04-16 22:20:36 +00:00
|
|
|
} else {
|
2010-05-06 08:45:46 +00:00
|
|
|
struct i387_fsave_struct *fp = &fpu->state->fsave;
|
2008-03-10 22:28:04 +00:00
|
|
|
memset(fp, 0, xstate_size);
|
|
|
|
fp->cwd = 0xffff037fu;
|
|
|
|
fp->swd = 0xffff0000u;
|
|
|
|
fp->twd = 0xffffffffu;
|
|
|
|
fp->fos = 0xffff0000u;
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
2010-05-06 08:45:46 +00:00
|
|
|
}
|
2010-05-17 09:22:23 +00:00
|
|
|
EXPORT_SYMBOL_GPL(fpu_finit);
|
2010-05-06 08:45:46 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* The _current_ task is using the FPU for the first time
|
|
|
|
* so initialize it and set the mxcsr to its default
|
|
|
|
* value at reset if we support XMM instructions and then
|
2011-03-17 19:24:16 +00:00
|
|
|
* remember the current task has used the FPU.
|
2010-05-06 08:45:46 +00:00
|
|
|
*/
|
|
|
|
int init_fpu(struct task_struct *tsk)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (tsk_used_math(tsk)) {
|
|
|
|
if (HAVE_HWFP && tsk == current)
|
|
|
|
unlazy_fpu(tsk);
|
2012-04-16 20:48:15 +00:00
|
|
|
tsk->thread.fpu.last_cpu = ~0;
|
2010-05-06 08:45:46 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2008-01-30 12:31:50 +00:00
|
|
|
/*
|
2010-05-06 08:45:46 +00:00
|
|
|
* Memory allocation at the first usage of the FPU and other state.
|
2008-01-30 12:31:50 +00:00
|
|
|
*/
|
2010-05-06 08:45:46 +00:00
|
|
|
ret = fpu_alloc(&tsk->thread.fpu);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
fpu_finit(&tsk->thread.fpu);
|
|
|
|
|
2005-04-16 22:20:36 +00:00
|
|
|
set_stopped_child_used_math(tsk);
|
2008-03-10 22:28:05 +00:00
|
|
|
return 0;
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
2011-01-11 10:15:54 +00:00
|
|
|
EXPORT_SYMBOL_GPL(init_fpu);
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2010-02-11 19:50:59 +00:00
|
|
|
/*
|
|
|
|
* The xstateregs_active() routine is the same as the fpregs_active() routine,
|
|
|
|
* as the "regset->n" for the xstate regset will be updated based on the feature
|
|
|
|
* capabilites supported by the xsave.
|
|
|
|
*/
|
2008-01-30 12:31:50 +00:00
|
|
|
int fpregs_active(struct task_struct *target, const struct user_regset *regset)
|
|
|
|
{
|
|
|
|
return tsk_used_math(target) ? regset->n : 0;
|
|
|
|
}
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2008-01-30 12:31:50 +00:00
|
|
|
int xfpregs_active(struct task_struct *target, const struct user_regset *regset)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2008-01-30 12:31:50 +00:00
|
|
|
return (cpu_has_fxsr && tsk_used_math(target)) ? regset->n : 0;
|
|
|
|
}
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2008-01-30 12:31:50 +00:00
|
|
|
int xfpregs_get(struct task_struct *target, const struct user_regset *regset,
|
|
|
|
unsigned int pos, unsigned int count,
|
|
|
|
void *kbuf, void __user *ubuf)
|
|
|
|
{
|
2008-03-10 22:28:05 +00:00
|
|
|
int ret;
|
|
|
|
|
2008-01-30 12:31:50 +00:00
|
|
|
if (!cpu_has_fxsr)
|
|
|
|
return -ENODEV;
|
|
|
|
|
2008-03-10 22:28:05 +00:00
|
|
|
ret = init_fpu(target);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2008-01-30 12:31:50 +00:00
|
|
|
|
2010-07-19 23:05:49 +00:00
|
|
|
sanitize_i387_state(target);
|
|
|
|
|
2008-01-30 12:31:50 +00:00
|
|
|
return user_regset_copyout(&pos, &count, &kbuf, &ubuf,
|
2010-05-06 08:45:46 +00:00
|
|
|
&target->thread.fpu.state->fxsave, 0, -1);
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
2008-01-30 12:31:50 +00:00
|
|
|
|
|
|
|
int xfpregs_set(struct task_struct *target, const struct user_regset *regset,
|
|
|
|
unsigned int pos, unsigned int count,
|
|
|
|
const void *kbuf, const void __user *ubuf)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (!cpu_has_fxsr)
|
|
|
|
return -ENODEV;
|
|
|
|
|
2008-03-10 22:28:05 +00:00
|
|
|
ret = init_fpu(target);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2010-07-19 23:05:49 +00:00
|
|
|
sanitize_i387_state(target);
|
|
|
|
|
2008-01-30 12:31:50 +00:00
|
|
|
ret = user_regset_copyin(&pos, &count, &kbuf, &ubuf,
|
2010-05-06 08:45:46 +00:00
|
|
|
&target->thread.fpu.state->fxsave, 0, -1);
|
2008-01-30 12:31:50 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* mxcsr reserved bits must be masked to zero for security reasons.
|
|
|
|
*/
|
2010-05-06 08:45:46 +00:00
|
|
|
target->thread.fpu.state->fxsave.mxcsr &= mxcsr_feature_mask;
|
2008-01-30 12:31:50 +00:00
|
|
|
|
2008-07-29 17:29:26 +00:00
|
|
|
/*
|
|
|
|
* update the header bits in the xsave header, indicating the
|
|
|
|
* presence of FP and SSE state.
|
|
|
|
*/
|
|
|
|
if (cpu_has_xsave)
|
2010-05-06 08:45:46 +00:00
|
|
|
target->thread.fpu.state->xsave.xsave_hdr.xstate_bv |= XSTATE_FPSSE;
|
2008-07-29 17:29:26 +00:00
|
|
|
|
2008-01-30 12:31:50 +00:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2010-02-11 19:50:59 +00:00
|
|
|
int xstateregs_get(struct task_struct *target, const struct user_regset *regset,
|
|
|
|
unsigned int pos, unsigned int count,
|
|
|
|
void *kbuf, void __user *ubuf)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
if (!cpu_has_xsave)
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
ret = init_fpu(target);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
/*
|
2010-02-22 22:51:33 +00:00
|
|
|
* Copy the 48bytes defined by the software first into the xstate
|
|
|
|
* memory layout in the thread struct, so that we can copy the entire
|
|
|
|
* xstateregs to the user using one user_regset_copyout().
|
2010-02-11 19:50:59 +00:00
|
|
|
*/
|
2010-05-06 08:45:46 +00:00
|
|
|
memcpy(&target->thread.fpu.state->fxsave.sw_reserved,
|
2010-02-22 22:51:33 +00:00
|
|
|
xstate_fx_sw_bytes, sizeof(xstate_fx_sw_bytes));
|
2010-02-11 19:50:59 +00:00
|
|
|
|
|
|
|
/*
|
2010-02-22 22:51:33 +00:00
|
|
|
* Copy the xstate memory layout.
|
2010-02-11 19:50:59 +00:00
|
|
|
*/
|
|
|
|
ret = user_regset_copyout(&pos, &count, &kbuf, &ubuf,
|
2010-05-06 08:45:46 +00:00
|
|
|
&target->thread.fpu.state->xsave, 0, -1);
|
2010-02-11 19:50:59 +00:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
int xstateregs_set(struct task_struct *target, const struct user_regset *regset,
|
|
|
|
unsigned int pos, unsigned int count,
|
|
|
|
const void *kbuf, const void __user *ubuf)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
struct xsave_hdr_struct *xsave_hdr;
|
|
|
|
|
|
|
|
if (!cpu_has_xsave)
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
ret = init_fpu(target);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
ret = user_regset_copyin(&pos, &count, &kbuf, &ubuf,
|
2010-05-06 08:45:46 +00:00
|
|
|
&target->thread.fpu.state->xsave, 0, -1);
|
2010-02-11 19:50:59 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* mxcsr reserved bits must be masked to zero for security reasons.
|
|
|
|
*/
|
2010-05-06 08:45:46 +00:00
|
|
|
target->thread.fpu.state->fxsave.mxcsr &= mxcsr_feature_mask;
|
2010-02-11 19:50:59 +00:00
|
|
|
|
2010-05-06 08:45:46 +00:00
|
|
|
xsave_hdr = &target->thread.fpu.state->xsave.xsave_hdr;
|
2010-02-11 19:50:59 +00:00
|
|
|
|
|
|
|
xsave_hdr->xstate_bv &= pcntxt_mask;
|
|
|
|
/*
|
|
|
|
* These bits must be zero.
|
|
|
|
*/
|
|
|
|
xsave_hdr->reserved1[0] = xsave_hdr->reserved1[1] = 0;
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2008-01-30 12:31:50 +00:00
|
|
|
#if defined CONFIG_X86_32 || defined CONFIG_IA32_EMULATION
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* FPU tag word conversions.
|
|
|
|
*/
|
|
|
|
|
2008-01-30 12:31:26 +00:00
|
|
|
static inline unsigned short twd_i387_to_fxsr(unsigned short twd)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
unsigned int tmp; /* to avoid 16 bit prefixes in the code */
|
2008-01-30 12:31:26 +00:00
|
|
|
|
2005-04-16 22:20:36 +00:00
|
|
|
/* Transform each pair of bits into 01 (valid) or 00 (empty) */
|
2008-01-30 12:31:26 +00:00
|
|
|
tmp = ~twd;
|
2008-01-30 12:31:50 +00:00
|
|
|
tmp = (tmp | (tmp>>1)) & 0x5555; /* 0V0V0V0V0V0V0V0V */
|
2008-01-30 12:31:26 +00:00
|
|
|
/* and move the valid bits to the lower byte. */
|
|
|
|
tmp = (tmp | (tmp >> 1)) & 0x3333; /* 00VV00VV00VV00VV */
|
|
|
|
tmp = (tmp | (tmp >> 2)) & 0x0f0f; /* 0000VVVV0000VVVV */
|
|
|
|
tmp = (tmp | (tmp >> 4)) & 0x00ff; /* 00000000VVVVVVVV */
|
2008-03-05 14:37:32 +00:00
|
|
|
|
2008-01-30 12:31:26 +00:00
|
|
|
return tmp;
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
|
|
|
|
2011-07-14 12:07:13 +00:00
|
|
|
#define FPREG_ADDR(f, n) ((void *)&(f)->st_space + (n) * 16)
|
2008-01-30 12:31:50 +00:00
|
|
|
#define FP_EXP_TAG_VALID 0
|
|
|
|
#define FP_EXP_TAG_ZERO 1
|
|
|
|
#define FP_EXP_TAG_SPECIAL 2
|
|
|
|
#define FP_EXP_TAG_EMPTY 3
|
|
|
|
|
|
|
|
static inline u32 twd_fxsr_to_i387(struct i387_fxsave_struct *fxsave)
|
|
|
|
{
|
|
|
|
struct _fpxreg *st;
|
|
|
|
u32 tos = (fxsave->swd >> 11) & 7;
|
|
|
|
u32 twd = (unsigned long) fxsave->twd;
|
|
|
|
u32 tag;
|
|
|
|
u32 ret = 0xffff0000u;
|
|
|
|
int i;
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2008-01-30 12:31:50 +00:00
|
|
|
for (i = 0; i < 8; i++, twd >>= 1) {
|
2008-01-30 12:31:26 +00:00
|
|
|
if (twd & 0x1) {
|
|
|
|
st = FPREG_ADDR(fxsave, (i - tos) & 7);
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2008-01-30 12:31:26 +00:00
|
|
|
switch (st->exponent & 0x7fff) {
|
2005-04-16 22:20:36 +00:00
|
|
|
case 0x7fff:
|
2008-01-30 12:31:50 +00:00
|
|
|
tag = FP_EXP_TAG_SPECIAL;
|
2005-04-16 22:20:36 +00:00
|
|
|
break;
|
|
|
|
case 0x0000:
|
2008-01-30 12:31:26 +00:00
|
|
|
if (!st->significand[0] &&
|
|
|
|
!st->significand[1] &&
|
|
|
|
!st->significand[2] &&
|
2008-01-30 12:31:50 +00:00
|
|
|
!st->significand[3])
|
|
|
|
tag = FP_EXP_TAG_ZERO;
|
|
|
|
else
|
|
|
|
tag = FP_EXP_TAG_SPECIAL;
|
2005-04-16 22:20:36 +00:00
|
|
|
break;
|
|
|
|
default:
|
2008-01-30 12:31:50 +00:00
|
|
|
if (st->significand[3] & 0x8000)
|
|
|
|
tag = FP_EXP_TAG_VALID;
|
|
|
|
else
|
|
|
|
tag = FP_EXP_TAG_SPECIAL;
|
2005-04-16 22:20:36 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
} else {
|
2008-01-30 12:31:50 +00:00
|
|
|
tag = FP_EXP_TAG_EMPTY;
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
2008-01-30 12:31:50 +00:00
|
|
|
ret |= tag << (2 * i);
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
2008-01-30 12:31:50 +00:00
|
|
|
* FXSR floating point environment conversions.
|
2005-04-16 22:20:36 +00:00
|
|
|
*/
|
|
|
|
|
x86, fpu: Unify signal handling code paths for x86 and x86_64 kernels
Currently for x86 and x86_32 binaries, fpstate in the user sigframe is copied
to/from the fpstate in the task struct.
And in the case of signal delivery for x86_64 binaries, if the fpstate is live
in the CPU registers, then the live state is copied directly to the user
sigframe. Otherwise fpstate in the task struct is copied to the user sigframe.
During restore, fpstate in the user sigframe is restored directly to the live
CPU registers.
Historically, different code paths led to different bugs. For example,
x86_64 code path was not preemption safe till recently. Also there is lot
of code duplication for support of new features like xsave etc.
Unify signal handling code paths for x86 and x86_64 kernels.
New strategy is as follows:
Signal delivery: Both for 32/64-bit frames, align the core math frame area to
64bytes as needed by xsave (this where the main fpu/extended state gets copied
to and excludes the legacy compatibility fsave header for the 32-bit [f]xsave
frames). If the state is live, copy the register state directly to the user
frame. If not live, copy the state in the thread struct to the user frame. And
for 32-bit [f]xsave frames, construct the fsave header separately before
the actual [f]xsave area.
Signal return: As the 32-bit frames with [f]xstate has an additional
'fsave' header, copy everything back from the user sigframe to the
fpstate in the task structure and reconstruct the fxstate from the 'fsave'
header (Also user passed pointers may not be correctly aligned for
any attempt to directly restore any partial state). At the next fpstate usage,
everything will be restored to the live CPU registers.
For all the 64-bit frames and the 32-bit fsave frame, restore the state from
the user sigframe directly to the live CPU registers. 64-bit signals always
restored the math frame directly, so we can expect the math frame pointer
to be correctly aligned. For 32-bit fsave frames, there are no alignment
requirements, so we can restore the state directly.
"lat_sig catch" microbenchmark numbers (for x86, x86_64, x86_32 binaries) are
with in the noise range with this change.
Signed-off-by: Suresh Siddha <suresh.b.siddha@intel.com>
Link: http://lkml.kernel.org/r/1343171129-2747-4-git-send-email-suresh.b.siddha@intel.com
[ Merged in compilation fix ]
Link: http://lkml.kernel.org/r/1344544736.8326.17.camel@sbsiddha-desk.sc.intel.com
Signed-off-by: H. Peter Anvin <hpa@linux.intel.com>
2012-07-24 23:05:29 +00:00
|
|
|
void
|
2008-03-05 14:37:32 +00:00
|
|
|
convert_from_fxsr(struct user_i387_ia32_struct *env, struct task_struct *tsk)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2010-05-06 08:45:46 +00:00
|
|
|
struct i387_fxsave_struct *fxsave = &tsk->thread.fpu.state->fxsave;
|
2008-01-30 12:31:50 +00:00
|
|
|
struct _fpreg *to = (struct _fpreg *) &env->st_space[0];
|
|
|
|
struct _fpxreg *from = (struct _fpxreg *) &fxsave->st_space[0];
|
|
|
|
int i;
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2008-01-30 12:31:50 +00:00
|
|
|
env->cwd = fxsave->cwd | 0xffff0000u;
|
|
|
|
env->swd = fxsave->swd | 0xffff0000u;
|
|
|
|
env->twd = twd_fxsr_to_i387(fxsave);
|
|
|
|
|
|
|
|
#ifdef CONFIG_X86_64
|
|
|
|
env->fip = fxsave->rip;
|
|
|
|
env->foo = fxsave->rdp;
|
2010-09-04 01:17:13 +00:00
|
|
|
/*
|
|
|
|
* should be actually ds/cs at fpu exception time, but
|
|
|
|
* that information is not available in 64bit mode.
|
|
|
|
*/
|
|
|
|
env->fcs = task_pt_regs(tsk)->cs;
|
2008-01-30 12:31:50 +00:00
|
|
|
if (tsk == current) {
|
2010-09-04 01:17:13 +00:00
|
|
|
savesegment(ds, env->fos);
|
2005-04-16 22:20:36 +00:00
|
|
|
} else {
|
2010-09-04 01:17:13 +00:00
|
|
|
env->fos = tsk->thread.ds;
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
2010-09-04 01:17:13 +00:00
|
|
|
env->fos |= 0xffff0000;
|
2008-01-30 12:31:50 +00:00
|
|
|
#else
|
|
|
|
env->fip = fxsave->fip;
|
2008-03-05 08:35:14 +00:00
|
|
|
env->fcs = (u16) fxsave->fcs | ((u32) fxsave->fop << 16);
|
2008-01-30 12:31:50 +00:00
|
|
|
env->foo = fxsave->foo;
|
|
|
|
env->fos = fxsave->fos;
|
|
|
|
#endif
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2008-01-30 12:31:50 +00:00
|
|
|
for (i = 0; i < 8; ++i)
|
|
|
|
memcpy(&to[i], &from[i], sizeof(to[0]));
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
|
|
|
|
x86, fpu: Unify signal handling code paths for x86 and x86_64 kernels
Currently for x86 and x86_32 binaries, fpstate in the user sigframe is copied
to/from the fpstate in the task struct.
And in the case of signal delivery for x86_64 binaries, if the fpstate is live
in the CPU registers, then the live state is copied directly to the user
sigframe. Otherwise fpstate in the task struct is copied to the user sigframe.
During restore, fpstate in the user sigframe is restored directly to the live
CPU registers.
Historically, different code paths led to different bugs. For example,
x86_64 code path was not preemption safe till recently. Also there is lot
of code duplication for support of new features like xsave etc.
Unify signal handling code paths for x86 and x86_64 kernels.
New strategy is as follows:
Signal delivery: Both for 32/64-bit frames, align the core math frame area to
64bytes as needed by xsave (this where the main fpu/extended state gets copied
to and excludes the legacy compatibility fsave header for the 32-bit [f]xsave
frames). If the state is live, copy the register state directly to the user
frame. If not live, copy the state in the thread struct to the user frame. And
for 32-bit [f]xsave frames, construct the fsave header separately before
the actual [f]xsave area.
Signal return: As the 32-bit frames with [f]xstate has an additional
'fsave' header, copy everything back from the user sigframe to the
fpstate in the task structure and reconstruct the fxstate from the 'fsave'
header (Also user passed pointers may not be correctly aligned for
any attempt to directly restore any partial state). At the next fpstate usage,
everything will be restored to the live CPU registers.
For all the 64-bit frames and the 32-bit fsave frame, restore the state from
the user sigframe directly to the live CPU registers. 64-bit signals always
restored the math frame directly, so we can expect the math frame pointer
to be correctly aligned. For 32-bit fsave frames, there are no alignment
requirements, so we can restore the state directly.
"lat_sig catch" microbenchmark numbers (for x86, x86_64, x86_32 binaries) are
with in the noise range with this change.
Signed-off-by: Suresh Siddha <suresh.b.siddha@intel.com>
Link: http://lkml.kernel.org/r/1343171129-2747-4-git-send-email-suresh.b.siddha@intel.com
[ Merged in compilation fix ]
Link: http://lkml.kernel.org/r/1344544736.8326.17.camel@sbsiddha-desk.sc.intel.com
Signed-off-by: H. Peter Anvin <hpa@linux.intel.com>
2012-07-24 23:05:29 +00:00
|
|
|
void convert_to_fxsr(struct task_struct *tsk,
|
|
|
|
const struct user_i387_ia32_struct *env)
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
{
|
2010-05-06 08:45:46 +00:00
|
|
|
struct i387_fxsave_struct *fxsave = &tsk->thread.fpu.state->fxsave;
|
2008-01-30 12:31:50 +00:00
|
|
|
struct _fpreg *from = (struct _fpreg *) &env->st_space[0];
|
|
|
|
struct _fpxreg *to = (struct _fpxreg *) &fxsave->st_space[0];
|
|
|
|
int i;
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2008-01-30 12:31:50 +00:00
|
|
|
fxsave->cwd = env->cwd;
|
|
|
|
fxsave->swd = env->swd;
|
|
|
|
fxsave->twd = twd_i387_to_fxsr(env->twd);
|
|
|
|
fxsave->fop = (u16) ((u32) env->fcs >> 16);
|
|
|
|
#ifdef CONFIG_X86_64
|
|
|
|
fxsave->rip = env->fip;
|
|
|
|
fxsave->rdp = env->foo;
|
|
|
|
/* cs and ds ignored */
|
|
|
|
#else
|
|
|
|
fxsave->fip = env->fip;
|
|
|
|
fxsave->fcs = (env->fcs & 0xffff);
|
|
|
|
fxsave->foo = env->foo;
|
|
|
|
fxsave->fos = env->fos;
|
|
|
|
#endif
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2008-01-30 12:31:50 +00:00
|
|
|
for (i = 0; i < 8; ++i)
|
|
|
|
memcpy(&to[i], &from[i], sizeof(from[0]));
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
|
|
|
|
2008-01-30 12:31:50 +00:00
|
|
|
int fpregs_get(struct task_struct *target, const struct user_regset *regset,
|
|
|
|
unsigned int pos, unsigned int count,
|
|
|
|
void *kbuf, void __user *ubuf)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2008-01-30 12:31:50 +00:00
|
|
|
struct user_i387_ia32_struct env;
|
2008-03-10 22:28:05 +00:00
|
|
|
int ret;
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2008-03-10 22:28:05 +00:00
|
|
|
ret = init_fpu(target);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2008-05-23 23:26:37 +00:00
|
|
|
if (!HAVE_HWFP)
|
|
|
|
return fpregs_soft_get(target, regset, pos, count, kbuf, ubuf);
|
|
|
|
|
2008-03-05 14:37:32 +00:00
|
|
|
if (!cpu_has_fxsr) {
|
2008-01-30 12:31:50 +00:00
|
|
|
return user_regset_copyout(&pos, &count, &kbuf, &ubuf,
|
2010-05-06 08:45:46 +00:00
|
|
|
&target->thread.fpu.state->fsave, 0,
|
2008-03-10 22:28:04 +00:00
|
|
|
-1);
|
2008-03-05 14:37:32 +00:00
|
|
|
}
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2010-07-19 23:05:49 +00:00
|
|
|
sanitize_i387_state(target);
|
|
|
|
|
2008-01-30 12:31:50 +00:00
|
|
|
if (kbuf && pos == 0 && count == sizeof(env)) {
|
|
|
|
convert_from_fxsr(kbuf, target);
|
|
|
|
return 0;
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
2008-01-30 12:31:50 +00:00
|
|
|
|
|
|
|
convert_from_fxsr(&env, target);
|
2008-03-05 14:37:32 +00:00
|
|
|
|
2008-01-30 12:31:50 +00:00
|
|
|
return user_regset_copyout(&pos, &count, &kbuf, &ubuf, &env, 0, -1);
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
|
|
|
|
2008-01-30 12:31:50 +00:00
|
|
|
int fpregs_set(struct task_struct *target, const struct user_regset *regset,
|
|
|
|
unsigned int pos, unsigned int count,
|
|
|
|
const void *kbuf, const void __user *ubuf)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
2008-01-30 12:31:50 +00:00
|
|
|
struct user_i387_ia32_struct env;
|
|
|
|
int ret;
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2008-03-10 22:28:05 +00:00
|
|
|
ret = init_fpu(target);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2010-07-19 23:05:49 +00:00
|
|
|
sanitize_i387_state(target);
|
|
|
|
|
2008-05-23 23:26:37 +00:00
|
|
|
if (!HAVE_HWFP)
|
|
|
|
return fpregs_soft_set(target, regset, pos, count, kbuf, ubuf);
|
|
|
|
|
2008-03-05 14:37:32 +00:00
|
|
|
if (!cpu_has_fxsr) {
|
2008-01-30 12:31:50 +00:00
|
|
|
return user_regset_copyin(&pos, &count, &kbuf, &ubuf,
|
2010-05-06 08:45:46 +00:00
|
|
|
&target->thread.fpu.state->fsave, 0, -1);
|
2008-03-05 14:37:32 +00:00
|
|
|
}
|
2008-01-30 12:31:50 +00:00
|
|
|
|
|
|
|
if (pos > 0 || count < sizeof(env))
|
|
|
|
convert_from_fxsr(&env, target);
|
|
|
|
|
|
|
|
ret = user_regset_copyin(&pos, &count, &kbuf, &ubuf, &env, 0, -1);
|
|
|
|
if (!ret)
|
|
|
|
convert_to_fxsr(target, &env);
|
|
|
|
|
2008-07-29 17:29:26 +00:00
|
|
|
/*
|
|
|
|
* update the header bit in the xsave header, indicating the
|
|
|
|
* presence of FP.
|
|
|
|
*/
|
|
|
|
if (cpu_has_xsave)
|
2010-05-06 08:45:46 +00:00
|
|
|
target->thread.fpu.state->xsave.xsave_hdr.xstate_bv |= XSTATE_FP;
|
2008-01-30 12:31:50 +00:00
|
|
|
return ret;
|
2005-04-16 22:20:36 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* FPU state for core dumps.
|
2008-01-30 12:31:55 +00:00
|
|
|
* This is only used for a.out dumps now.
|
|
|
|
* It is declared generically using elf_fpregset_t (which is
|
|
|
|
* struct user_i387_struct) but is in fact only used for 32-bit
|
|
|
|
* dumps, so on 64-bit it is really struct user_i387_ia32_struct.
|
2005-04-16 22:20:36 +00:00
|
|
|
*/
|
2008-01-30 12:31:26 +00:00
|
|
|
int dump_fpu(struct pt_regs *regs, struct user_i387_struct *fpu)
|
2005-04-16 22:20:36 +00:00
|
|
|
{
|
|
|
|
struct task_struct *tsk = current;
|
2008-03-05 14:37:32 +00:00
|
|
|
int fpvalid;
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
fpvalid = !!used_math();
|
2008-01-30 12:31:55 +00:00
|
|
|
if (fpvalid)
|
|
|
|
fpvalid = !fpregs_get(tsk, NULL,
|
|
|
|
0, sizeof(struct user_i387_ia32_struct),
|
|
|
|
fpu, NULL);
|
2005-04-16 22:20:36 +00:00
|
|
|
|
|
|
|
return fpvalid;
|
|
|
|
}
|
2005-06-23 07:08:33 +00:00
|
|
|
EXPORT_SYMBOL(dump_fpu);
|
2005-04-16 22:20:36 +00:00
|
|
|
|
2008-01-30 12:31:55 +00:00
|
|
|
#endif /* CONFIG_X86_32 || CONFIG_IA32_EMULATION */
|