2013-08-06 18:10:08 +00:00
|
|
|
/*
|
|
|
|
* arch/arm/mach-vexpress/tc2_pm.c - TC2 power management support
|
|
|
|
*
|
|
|
|
* Created by: Nicolas Pitre, October 2012
|
|
|
|
* Copyright: (C) 2012-2013 Linaro Limited
|
|
|
|
*
|
|
|
|
* Some portions of this file were originally written by Achin Gupta
|
|
|
|
* Copyright: (C) 2012 ARM Limited
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
2013-11-25 16:16:25 +00:00
|
|
|
#include <linux/delay.h>
|
2013-08-06 18:10:08 +00:00
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/of_address.h>
|
2013-10-29 12:18:37 +00:00
|
|
|
#include <linux/of_irq.h>
|
2013-08-06 18:10:08 +00:00
|
|
|
#include <linux/errno.h>
|
2013-07-24 11:05:01 +00:00
|
|
|
#include <linux/irqchip/arm-gic.h>
|
2013-08-06 18:10:08 +00:00
|
|
|
|
|
|
|
#include <asm/mcpm.h>
|
|
|
|
#include <asm/proc-fns.h>
|
|
|
|
#include <asm/cacheflush.h>
|
|
|
|
#include <asm/cputype.h>
|
|
|
|
#include <asm/cp15.h>
|
|
|
|
|
|
|
|
#include <linux/arm-cci.h>
|
|
|
|
|
|
|
|
#include "spc.h"
|
|
|
|
|
|
|
|
/* SCC conf registers */
|
2013-11-25 16:16:25 +00:00
|
|
|
#define RESET_CTRL 0x018
|
|
|
|
#define RESET_A15_NCORERESET(cpu) (1 << (2 + (cpu)))
|
|
|
|
#define RESET_A7_NCORERESET(cpu) (1 << (16 + (cpu)))
|
|
|
|
|
2013-08-06 18:10:08 +00:00
|
|
|
#define A15_CONF 0x400
|
|
|
|
#define A7_CONF 0x500
|
|
|
|
#define SYS_INFO 0x700
|
|
|
|
#define SPC_BASE 0xb00
|
|
|
|
|
2013-11-25 16:16:25 +00:00
|
|
|
static void __iomem *scc;
|
|
|
|
|
2013-08-06 18:10:08 +00:00
|
|
|
#define TC2_CLUSTERS 2
|
|
|
|
#define TC2_MAX_CPUS_PER_CLUSTER 3
|
|
|
|
|
|
|
|
static unsigned int tc2_nr_cpus[TC2_CLUSTERS];
|
|
|
|
|
2015-03-14 21:58:33 +00:00
|
|
|
static int tc2_pm_cpu_powerup(unsigned int cpu, unsigned int cluster)
|
2013-08-06 18:10:08 +00:00
|
|
|
{
|
|
|
|
pr_debug("%s: cpu %u cluster %u\n", __func__, cpu, cluster);
|
|
|
|
if (cluster >= TC2_CLUSTERS || cpu >= tc2_nr_cpus[cluster])
|
|
|
|
return -EINVAL;
|
2015-03-14 21:58:33 +00:00
|
|
|
ve_spc_set_resume_addr(cluster, cpu,
|
|
|
|
virt_to_phys(mcpm_entry_point));
|
|
|
|
ve_spc_cpu_wakeup_irq(cluster, cpu, true);
|
2013-08-06 18:10:08 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-03-14 21:58:33 +00:00
|
|
|
static int tc2_pm_cluster_powerup(unsigned int cluster)
|
2013-08-06 18:10:08 +00:00
|
|
|
{
|
2015-03-14 21:58:33 +00:00
|
|
|
pr_debug("%s: cluster %u\n", __func__, cluster);
|
|
|
|
if (cluster >= TC2_CLUSTERS)
|
|
|
|
return -EINVAL;
|
|
|
|
ve_spc_powerdown(cluster, false);
|
|
|
|
return 0;
|
|
|
|
}
|
2013-08-06 18:10:08 +00:00
|
|
|
|
2015-03-14 21:58:33 +00:00
|
|
|
static void tc2_pm_cpu_powerdown_prepare(unsigned int cpu, unsigned int cluster)
|
|
|
|
{
|
2013-08-06 18:10:08 +00:00
|
|
|
pr_debug("%s: cpu %u cluster %u\n", __func__, cpu, cluster);
|
|
|
|
BUG_ON(cluster >= TC2_CLUSTERS || cpu >= TC2_MAX_CPUS_PER_CLUSTER);
|
2015-03-14 21:58:33 +00:00
|
|
|
ve_spc_cpu_wakeup_irq(cluster, cpu, true);
|
ARM: vexpress: tc2: fix hotplug/idle/kexec race on cluster power down
On the TC2 testchip, when all CPUs in a cluster enter standbywfi
and commit a power down request, the power controller will wait
for standbywfil2 coming from L2 cache controller to shut the
cluster down.
By the time all CPUs in a cluster commit a power down request
and enter wfi, the power controller cannot backtrack, or put it
another way, a CPU must not be allowed to complete execution
independently of the power controller, the only way for it to
resume properly must be upon wake-up IRQ pending and subsequent
reset triggered from the power controller.
Current MCPM back-end for TC2 disables the GIC CPU IF only when
power down is committed through the tc2_pm_suspend() method, that
makes sense since a suspended CPU is still online and can receive
interrupts whereas a hotplugged CPU, since it is offline,
migrated all IRQs and shutdown the per-CPU peripherals, hence
their PPIs.
The flaw with this reasoning is the following. If all CPUs in
a clusters are entering a power down state either through CPU
idle or CPU hotplug, when the last man successfully completes
the MCPM power down sequence (and executes wfi), power controller
waits for L2 wfi signal to quiesce the cluster and shut it down.
If, when all CPUs are sitting in wfi, an online CPU hotplugs back
in one of the CPUs in the cluster being shutdown, that CPU
receives an IPI that causes wfi to complete (since tc2_pm_down()
method does not disable the GIC CPU IF in that case - CPU being
hotplugged out, not idle) and the power controller will never see
the stanbywfil2 signal coming from L2 that is required for
shutdown to happen and the system deadlocks.
Further to this issue, kexec hotplugs secondary CPUs out during
kernel reload/restart.
Because kexec may (deliberately) trash the old kernel text, it is
not OK for CPUs to follow the MCPM soft reboot path, since
instructions after the WFI may have been replaced by kexec.
If tc2_pm_down() does not disable the GIC cpu interface, there is a
race between CPU powerdown in the old kernel and the IPI from the
new kernel that triggers secondary boot, particularly if the
powerdown is slow (due to L2 cache cleaning for example). If the
new kernel wins the race, the affected CPU(s) will not really be
reset and may execute garbage after the WFI.
The only solution to this problem consists in disabling the GIC
CPU IF on a CPU committed to power down regardless of the power
down entry method (CPU hotplug or CPU idle). This way, CPU wake-up
is under power controller control, which prevents unexpected wfi
exit caused by a pending IRQ.
This patch moves the GIC CPU IF disable call in the TC2 MCPM
implementation from the tc2_pm_suspend() method to the
tc2_pm_down() method to fix the mentioned race condition(s).
Reviewed-by: Dave Martin <Dave.Martin@arm.com>
Tested-by: Dave Martin <Dave.Martin@arm.com> (for kexec)
Signed-off-by: Sudeep KarkadaNagesha <sudeep.karkadanagesha@arm.com>
Signed-off-by: Lorenzo Pieralisi <lorenzo.pieralisi@arm.com>
Acked-by: Nicolas Pitre <nico@linaro.org>
Signed-off-by: Olof Johansson <olof@lixom.net>
2013-09-27 15:54:42 +00:00
|
|
|
/*
|
|
|
|
* If the CPU is committed to power down, make sure
|
|
|
|
* the power controller will be in charge of waking it
|
|
|
|
* up upon IRQ, ie IRQ lines are cut from GIC CPU IF
|
|
|
|
* to the CPU by disabling the GIC CPU IF to prevent wfi
|
|
|
|
* from completing execution behind power controller back
|
|
|
|
*/
|
2015-03-14 21:58:33 +00:00
|
|
|
gic_cpu_if_down();
|
|
|
|
}
|
2013-08-06 18:10:08 +00:00
|
|
|
|
2015-03-14 21:58:33 +00:00
|
|
|
static void tc2_pm_cluster_powerdown_prepare(unsigned int cluster)
|
|
|
|
{
|
|
|
|
pr_debug("%s: cluster %u\n", __func__, cluster);
|
|
|
|
BUG_ON(cluster >= TC2_CLUSTERS);
|
|
|
|
ve_spc_powerdown(cluster, true);
|
|
|
|
ve_spc_global_wakeup_irq(true);
|
|
|
|
}
|
2013-08-06 18:10:08 +00:00
|
|
|
|
2015-03-14 21:58:33 +00:00
|
|
|
static void tc2_pm_cpu_cache_disable(void)
|
|
|
|
{
|
|
|
|
v7_exit_coherency_flush(louis);
|
2013-08-06 18:10:08 +00:00
|
|
|
}
|
|
|
|
|
2015-03-14 21:58:33 +00:00
|
|
|
static void tc2_pm_cluster_cache_disable(void)
|
2012-12-10 05:22:06 +00:00
|
|
|
{
|
2015-03-14 21:58:33 +00:00
|
|
|
if (read_cpuid_part() == ARM_CPU_PART_CORTEX_A15) {
|
|
|
|
/*
|
|
|
|
* On the Cortex-A15 we need to disable
|
|
|
|
* L2 prefetching before flushing the cache.
|
|
|
|
*/
|
|
|
|
asm volatile(
|
|
|
|
"mcr p15, 1, %0, c15, c0, 3 \n\t"
|
|
|
|
"isb \n\t"
|
|
|
|
"dsb "
|
|
|
|
: : "r" (0x400) );
|
|
|
|
}
|
|
|
|
|
|
|
|
v7_exit_coherency_flush(all);
|
|
|
|
cci_disable_port_by_cpu(read_cpuid_mpidr());
|
2012-12-10 05:22:06 +00:00
|
|
|
}
|
|
|
|
|
2013-11-25 16:16:25 +00:00
|
|
|
static int tc2_core_in_reset(unsigned int cpu, unsigned int cluster)
|
|
|
|
{
|
|
|
|
u32 mask = cluster ?
|
|
|
|
RESET_A7_NCORERESET(cpu)
|
|
|
|
: RESET_A15_NCORERESET(cpu);
|
|
|
|
|
|
|
|
return !(readl_relaxed(scc + RESET_CTRL) & mask);
|
|
|
|
}
|
|
|
|
|
|
|
|
#define POLL_MSEC 10
|
|
|
|
#define TIMEOUT_MSEC 1000
|
|
|
|
|
2014-04-17 15:58:39 +00:00
|
|
|
static int tc2_pm_wait_for_powerdown(unsigned int cpu, unsigned int cluster)
|
2013-11-25 16:16:25 +00:00
|
|
|
{
|
|
|
|
unsigned tries;
|
|
|
|
|
|
|
|
pr_debug("%s: cpu %u cluster %u\n", __func__, cpu, cluster);
|
|
|
|
BUG_ON(cluster >= TC2_CLUSTERS || cpu >= TC2_MAX_CPUS_PER_CLUSTER);
|
|
|
|
|
|
|
|
for (tries = 0; tries < TIMEOUT_MSEC / POLL_MSEC; ++tries) {
|
2015-03-14 21:58:33 +00:00
|
|
|
pr_debug("%s(cpu=%u, cluster=%u): RESET_CTRL = 0x%08X\n",
|
|
|
|
__func__, cpu, cluster,
|
|
|
|
readl_relaxed(scc + RESET_CTRL));
|
|
|
|
|
2013-11-25 16:16:25 +00:00
|
|
|
/*
|
2015-03-14 21:58:33 +00:00
|
|
|
* We need the CPU to reach WFI, but the power
|
|
|
|
* controller may put the cluster in reset and
|
|
|
|
* power it off as soon as that happens, before
|
|
|
|
* we have a chance to see STANDBYWFI.
|
|
|
|
*
|
|
|
|
* So we need to check for both conditions:
|
2013-11-25 16:16:25 +00:00
|
|
|
*/
|
2015-03-14 21:58:33 +00:00
|
|
|
if (tc2_core_in_reset(cpu, cluster) ||
|
|
|
|
ve_spc_cpu_in_wfi(cpu, cluster))
|
|
|
|
return 0; /* success: the CPU is halted */
|
2013-11-25 16:16:25 +00:00
|
|
|
|
|
|
|
/* Otherwise, wait and retry: */
|
|
|
|
msleep(POLL_MSEC);
|
|
|
|
}
|
|
|
|
|
|
|
|
return -ETIMEDOUT; /* timeout */
|
|
|
|
}
|
|
|
|
|
2015-03-14 21:58:33 +00:00
|
|
|
static void tc2_pm_cpu_suspend_prepare(unsigned int cpu, unsigned int cluster)
|
2012-12-10 05:22:06 +00:00
|
|
|
{
|
|
|
|
ve_spc_set_resume_addr(cluster, cpu, virt_to_phys(mcpm_entry_point));
|
|
|
|
}
|
|
|
|
|
2015-03-14 21:58:33 +00:00
|
|
|
static void tc2_pm_cpu_is_up(unsigned int cpu, unsigned int cluster)
|
2013-08-06 18:10:08 +00:00
|
|
|
{
|
|
|
|
pr_debug("%s: cpu %u cluster %u\n", __func__, cpu, cluster);
|
|
|
|
BUG_ON(cluster >= TC2_CLUSTERS || cpu >= TC2_MAX_CPUS_PER_CLUSTER);
|
|
|
|
ve_spc_cpu_wakeup_irq(cluster, cpu, false);
|
|
|
|
ve_spc_set_resume_addr(cluster, cpu, 0);
|
2015-03-14 21:58:33 +00:00
|
|
|
}
|
2013-08-06 18:10:08 +00:00
|
|
|
|
2015-03-14 21:58:33 +00:00
|
|
|
static void tc2_pm_cluster_is_up(unsigned int cluster)
|
|
|
|
{
|
|
|
|
pr_debug("%s: cluster %u\n", __func__, cluster);
|
|
|
|
BUG_ON(cluster >= TC2_CLUSTERS);
|
|
|
|
ve_spc_powerdown(cluster, false);
|
|
|
|
ve_spc_global_wakeup_irq(false);
|
2013-08-06 18:10:08 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static const struct mcpm_platform_ops tc2_pm_power_ops = {
|
2015-03-14 21:58:33 +00:00
|
|
|
.cpu_powerup = tc2_pm_cpu_powerup,
|
|
|
|
.cluster_powerup = tc2_pm_cluster_powerup,
|
|
|
|
.cpu_suspend_prepare = tc2_pm_cpu_suspend_prepare,
|
|
|
|
.cpu_powerdown_prepare = tc2_pm_cpu_powerdown_prepare,
|
|
|
|
.cluster_powerdown_prepare = tc2_pm_cluster_powerdown_prepare,
|
|
|
|
.cpu_cache_disable = tc2_pm_cpu_cache_disable,
|
|
|
|
.cluster_cache_disable = tc2_pm_cluster_cache_disable,
|
2014-04-17 15:58:39 +00:00
|
|
|
.wait_for_powerdown = tc2_pm_wait_for_powerdown,
|
2015-03-14 21:58:33 +00:00
|
|
|
.cpu_is_up = tc2_pm_cpu_is_up,
|
|
|
|
.cluster_is_up = tc2_pm_cluster_is_up,
|
2013-08-06 18:10:08 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Enable cluster-level coherency, in preparation for turning on the MMU.
|
|
|
|
*/
|
|
|
|
static void __naked tc2_pm_power_up_setup(unsigned int affinity_level)
|
|
|
|
{
|
|
|
|
asm volatile (" \n"
|
|
|
|
" cmp r0, #1 \n"
|
|
|
|
" bxne lr \n"
|
|
|
|
" b cci_enable_port_for_self ");
|
|
|
|
}
|
|
|
|
|
|
|
|
static int __init tc2_pm_init(void)
|
|
|
|
{
|
2015-03-14 21:58:33 +00:00
|
|
|
unsigned int mpidr, cpu, cluster;
|
2013-10-29 12:18:37 +00:00
|
|
|
int ret, irq;
|
2013-08-06 18:10:08 +00:00
|
|
|
u32 a15_cluster_id, a7_cluster_id, sys_info;
|
|
|
|
struct device_node *np;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The power management-related features are hidden behind
|
|
|
|
* SCC registers. We need to extract runtime information like
|
|
|
|
* cluster ids and number of CPUs really available in clusters.
|
|
|
|
*/
|
|
|
|
np = of_find_compatible_node(NULL, NULL,
|
|
|
|
"arm,vexpress-scc,v2p-ca15_a7");
|
|
|
|
scc = of_iomap(np, 0);
|
|
|
|
if (!scc)
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
a15_cluster_id = readl_relaxed(scc + A15_CONF) & 0xf;
|
|
|
|
a7_cluster_id = readl_relaxed(scc + A7_CONF) & 0xf;
|
|
|
|
if (a15_cluster_id >= TC2_CLUSTERS || a7_cluster_id >= TC2_CLUSTERS)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
sys_info = readl_relaxed(scc + SYS_INFO);
|
|
|
|
tc2_nr_cpus[a15_cluster_id] = (sys_info >> 16) & 0xf;
|
|
|
|
tc2_nr_cpus[a7_cluster_id] = (sys_info >> 20) & 0xf;
|
|
|
|
|
2013-10-29 12:18:37 +00:00
|
|
|
irq = irq_of_parse_and_map(np, 0);
|
|
|
|
|
2013-08-06 18:10:08 +00:00
|
|
|
/*
|
|
|
|
* A subset of the SCC registers is also used to communicate
|
|
|
|
* with the SPC (power controller). We need to be able to
|
|
|
|
* drive it very early in the boot process to power up
|
|
|
|
* processors, so we initialize the SPC driver here.
|
|
|
|
*/
|
2013-10-29 12:18:37 +00:00
|
|
|
ret = ve_spc_init(scc + SPC_BASE, a15_cluster_id, irq);
|
2013-08-06 18:10:08 +00:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
if (!cci_probed())
|
|
|
|
return -ENODEV;
|
|
|
|
|
2015-03-14 21:58:33 +00:00
|
|
|
mpidr = read_cpuid_mpidr();
|
|
|
|
cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
|
|
|
|
cluster = MPIDR_AFFINITY_LEVEL(mpidr, 1);
|
|
|
|
pr_debug("%s: cpu %u cluster %u\n", __func__, cpu, cluster);
|
|
|
|
if (cluster >= TC2_CLUSTERS || cpu >= tc2_nr_cpus[cluster]) {
|
|
|
|
pr_err("%s: boot CPU is out of bound!\n", __func__);
|
2013-08-06 18:10:08 +00:00
|
|
|
return -EINVAL;
|
2015-03-14 21:58:33 +00:00
|
|
|
}
|
2013-08-06 18:10:08 +00:00
|
|
|
|
|
|
|
ret = mcpm_platform_register(&tc2_pm_power_ops);
|
|
|
|
if (!ret) {
|
|
|
|
mcpm_sync_init(tc2_pm_power_up_setup);
|
2014-06-24 17:34:38 +00:00
|
|
|
/* test if we can (re)enable the CCI on our own */
|
2015-03-14 21:58:33 +00:00
|
|
|
BUG_ON(mcpm_loopback(tc2_pm_cluster_cache_disable) != 0);
|
2013-08-06 18:10:08 +00:00
|
|
|
pr_info("TC2 power management initialized\n");
|
|
|
|
}
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
early_initcall(tc2_pm_init);
|