2018-01-26 18:50:27 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2015-10-23 10:27:12 +00:00
|
|
|
/*
|
|
|
|
* Copyright Altera Corporation (C) 2013-2015. All rights reserved
|
|
|
|
*
|
2016-08-22 21:59:42 +00:00
|
|
|
* Author: Ley Foon Tan <lftan@altera.com>
|
|
|
|
* Description: Altera PCIe host controller driver
|
2015-10-23 10:27:12 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/delay.h>
|
|
|
|
#include <linux/interrupt.h>
|
|
|
|
#include <linux/irqchip/chained_irq.h>
|
2016-08-22 21:59:42 +00:00
|
|
|
#include <linux/init.h>
|
2015-10-23 10:27:12 +00:00
|
|
|
#include <linux/of_address.h>
|
2019-02-28 10:52:50 +00:00
|
|
|
#include <linux/of_device.h>
|
2015-10-23 10:27:12 +00:00
|
|
|
#include <linux/of_irq.h>
|
|
|
|
#include <linux/of_pci.h>
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
#include <linux/slab.h>
|
|
|
|
|
2018-05-11 17:15:30 +00:00
|
|
|
#include "../pci.h"
|
|
|
|
|
2015-10-23 10:27:12 +00:00
|
|
|
#define RP_TX_REG0 0x2000
|
|
|
|
#define RP_TX_REG1 0x2004
|
|
|
|
#define RP_TX_CNTRL 0x2008
|
|
|
|
#define RP_TX_EOP 0x2
|
|
|
|
#define RP_TX_SOP 0x1
|
|
|
|
#define RP_RXCPL_STATUS 0x2010
|
|
|
|
#define RP_RXCPL_EOP 0x2
|
|
|
|
#define RP_RXCPL_SOP 0x1
|
|
|
|
#define RP_RXCPL_REG0 0x2014
|
|
|
|
#define RP_RXCPL_REG1 0x2018
|
|
|
|
#define P2A_INT_STATUS 0x3060
|
|
|
|
#define P2A_INT_STS_ALL 0xf
|
|
|
|
#define P2A_INT_ENABLE 0x3070
|
|
|
|
#define P2A_INT_ENA_ALL 0xf
|
|
|
|
#define RP_LTSSM 0x3c64
|
2016-03-02 09:43:07 +00:00
|
|
|
#define RP_LTSSM_MASK 0x1f
|
2015-10-23 10:27:12 +00:00
|
|
|
#define LTSSM_L0 0xf
|
|
|
|
|
2019-02-28 10:52:50 +00:00
|
|
|
#define S10_RP_TX_CNTRL 0x2004
|
|
|
|
#define S10_RP_RXCPL_REG 0x2008
|
|
|
|
#define S10_RP_RXCPL_STATUS 0x200C
|
|
|
|
#define S10_RP_CFG_ADDR(pcie, reg) \
|
|
|
|
(((pcie)->hip_base) + (reg) + (1 << 20))
|
|
|
|
|
2015-10-23 10:27:12 +00:00
|
|
|
/* TLP configuration type 0 and 1 */
|
|
|
|
#define TLP_FMTTYPE_CFGRD0 0x04 /* Configuration Read Type 0 */
|
|
|
|
#define TLP_FMTTYPE_CFGWR0 0x44 /* Configuration Write Type 0 */
|
|
|
|
#define TLP_FMTTYPE_CFGRD1 0x05 /* Configuration Read Type 1 */
|
|
|
|
#define TLP_FMTTYPE_CFGWR1 0x45 /* Configuration Write Type 1 */
|
|
|
|
#define TLP_PAYLOAD_SIZE 0x01
|
|
|
|
#define TLP_READ_TAG 0x1d
|
|
|
|
#define TLP_WRITE_TAG 0x10
|
2016-10-06 18:29:02 +00:00
|
|
|
#define RP_DEVFN 0
|
|
|
|
#define TLP_REQ_ID(bus, devfn) (((bus) << 8) | (devfn))
|
2017-02-28 10:37:16 +00:00
|
|
|
#define TLP_CFGRD_DW0(pcie, bus) \
|
2019-02-28 10:52:50 +00:00
|
|
|
((((bus == pcie->root_bus_nr) ? pcie->pcie_data->cfgrd0 \
|
|
|
|
: pcie->pcie_data->cfgrd1) << 24) | \
|
|
|
|
TLP_PAYLOAD_SIZE)
|
2017-02-28 10:37:16 +00:00
|
|
|
#define TLP_CFGWR_DW0(pcie, bus) \
|
2019-02-28 10:52:50 +00:00
|
|
|
((((bus == pcie->root_bus_nr) ? pcie->pcie_data->cfgwr0 \
|
|
|
|
: pcie->pcie_data->cfgwr1) << 24) | \
|
|
|
|
TLP_PAYLOAD_SIZE)
|
2016-10-06 18:29:02 +00:00
|
|
|
#define TLP_CFG_DW1(pcie, tag, be) \
|
2019-02-28 10:52:50 +00:00
|
|
|
(((TLP_REQ_ID(pcie->root_bus_nr, RP_DEVFN)) << 16) | (tag << 8) | (be))
|
2015-10-23 10:27:12 +00:00
|
|
|
#define TLP_CFG_DW2(bus, devfn, offset) \
|
|
|
|
(((bus) << 24) | ((devfn) << 16) | (offset))
|
2017-02-17 20:20:26 +00:00
|
|
|
#define TLP_COMP_STATUS(s) (((s) >> 13) & 7)
|
2019-02-28 10:52:50 +00:00
|
|
|
#define TLP_BYTE_COUNT(s) (((s) >> 0) & 0xfff)
|
2015-10-23 10:27:12 +00:00
|
|
|
#define TLP_HDR_SIZE 3
|
|
|
|
#define TLP_LOOP 500
|
|
|
|
|
2016-08-15 06:06:02 +00:00
|
|
|
#define LINK_UP_TIMEOUT HZ
|
|
|
|
#define LINK_RETRAIN_TIMEOUT HZ
|
2016-06-21 08:53:13 +00:00
|
|
|
|
2015-10-23 10:27:12 +00:00
|
|
|
#define DWORD_MASK 3
|
|
|
|
|
2019-02-28 10:52:50 +00:00
|
|
|
#define S10_TLP_FMTTYPE_CFGRD0 0x05
|
|
|
|
#define S10_TLP_FMTTYPE_CFGRD1 0x04
|
|
|
|
#define S10_TLP_FMTTYPE_CFGWR0 0x45
|
|
|
|
#define S10_TLP_FMTTYPE_CFGWR1 0x44
|
|
|
|
|
|
|
|
enum altera_pcie_version {
|
|
|
|
ALTERA_PCIE_V1 = 0,
|
|
|
|
ALTERA_PCIE_V2,
|
|
|
|
};
|
|
|
|
|
2015-10-23 10:27:12 +00:00
|
|
|
struct altera_pcie {
|
|
|
|
struct platform_device *pdev;
|
2019-02-28 10:52:50 +00:00
|
|
|
void __iomem *cra_base;
|
|
|
|
void __iomem *hip_base;
|
2015-10-23 10:27:12 +00:00
|
|
|
int irq;
|
|
|
|
u8 root_bus_nr;
|
|
|
|
struct irq_domain *irq_domain;
|
|
|
|
struct resource bus_range;
|
|
|
|
struct list_head resources;
|
2019-02-28 10:52:50 +00:00
|
|
|
const struct altera_pcie_data *pcie_data;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct altera_pcie_ops {
|
|
|
|
int (*tlp_read_pkt)(struct altera_pcie *pcie, u32 *value);
|
|
|
|
void (*tlp_write_pkt)(struct altera_pcie *pcie, u32 *headers,
|
|
|
|
u32 data, bool align);
|
|
|
|
bool (*get_link_status)(struct altera_pcie *pcie);
|
|
|
|
int (*rp_read_cfg)(struct altera_pcie *pcie, int where,
|
|
|
|
int size, u32 *value);
|
|
|
|
int (*rp_write_cfg)(struct altera_pcie *pcie, u8 busno,
|
|
|
|
int where, int size, u32 value);
|
|
|
|
};
|
|
|
|
|
|
|
|
struct altera_pcie_data {
|
|
|
|
const struct altera_pcie_ops *ops;
|
|
|
|
enum altera_pcie_version version;
|
|
|
|
u32 cap_offset; /* PCIe capability structure register offset */
|
|
|
|
u32 cfgrd0;
|
|
|
|
u32 cfgrd1;
|
|
|
|
u32 cfgwr0;
|
|
|
|
u32 cfgwr1;
|
2015-10-23 10:27:12 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
struct tlp_rp_regpair_t {
|
|
|
|
u32 ctrl;
|
|
|
|
u32 reg0;
|
|
|
|
u32 reg1;
|
|
|
|
};
|
|
|
|
|
2016-07-22 20:54:41 +00:00
|
|
|
static inline void cra_writel(struct altera_pcie *pcie, const u32 value,
|
|
|
|
const u32 reg)
|
|
|
|
{
|
|
|
|
writel_relaxed(value, pcie->cra_base + reg);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline u32 cra_readl(struct altera_pcie *pcie, const u32 reg)
|
|
|
|
{
|
|
|
|
return readl_relaxed(pcie->cra_base + reg);
|
|
|
|
}
|
|
|
|
|
2017-11-09 22:17:39 +00:00
|
|
|
static bool altera_pcie_link_up(struct altera_pcie *pcie)
|
2016-07-22 20:54:41 +00:00
|
|
|
{
|
|
|
|
return !!((cra_readl(pcie, RP_LTSSM) & RP_LTSSM_MASK) == LTSSM_L0);
|
|
|
|
}
|
|
|
|
|
2019-02-28 10:52:50 +00:00
|
|
|
static bool s10_altera_pcie_link_up(struct altera_pcie *pcie)
|
|
|
|
{
|
|
|
|
void __iomem *addr = S10_RP_CFG_ADDR(pcie,
|
|
|
|
pcie->pcie_data->cap_offset +
|
|
|
|
PCI_EXP_LNKSTA);
|
|
|
|
|
|
|
|
return !!(readw(addr) & PCI_EXP_LNKSTA_DLLLA);
|
|
|
|
}
|
|
|
|
|
2015-10-23 10:27:12 +00:00
|
|
|
/*
|
|
|
|
* Altera PCIe port uses BAR0 of RC's configuration space as the translation
|
|
|
|
* from PCI bus to native BUS. Entire DDR region is mapped into PCIe space
|
|
|
|
* using these registers, so it can be reached by DMA from EP devices.
|
|
|
|
* This BAR0 will also access to MSI vector when receiving MSI/MSIX interrupt
|
|
|
|
* from EP devices, eventually trigger interrupt to GIC. The BAR0 of bridge
|
|
|
|
* should be hidden during enumeration to avoid the sizing and resource
|
|
|
|
* allocation by PCIe core.
|
|
|
|
*/
|
|
|
|
static bool altera_pcie_hide_rc_bar(struct pci_bus *bus, unsigned int devfn,
|
|
|
|
int offset)
|
|
|
|
{
|
|
|
|
if (pci_is_root_bus(bus) && (devfn == 0) &&
|
|
|
|
(offset == PCI_BASE_ADDRESS_0))
|
|
|
|
return true;
|
|
|
|
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void tlp_write_tx(struct altera_pcie *pcie,
|
|
|
|
struct tlp_rp_regpair_t *tlp_rp_regdata)
|
|
|
|
{
|
|
|
|
cra_writel(pcie, tlp_rp_regdata->reg0, RP_TX_REG0);
|
|
|
|
cra_writel(pcie, tlp_rp_regdata->reg1, RP_TX_REG1);
|
|
|
|
cra_writel(pcie, tlp_rp_regdata->ctrl, RP_TX_CNTRL);
|
|
|
|
}
|
|
|
|
|
2019-02-28 10:52:50 +00:00
|
|
|
static void s10_tlp_write_tx(struct altera_pcie *pcie, u32 reg0, u32 ctrl)
|
|
|
|
{
|
|
|
|
cra_writel(pcie, reg0, RP_TX_REG0);
|
|
|
|
cra_writel(pcie, ctrl, S10_RP_TX_CNTRL);
|
|
|
|
}
|
|
|
|
|
2016-10-06 18:29:03 +00:00
|
|
|
static bool altera_pcie_valid_device(struct altera_pcie *pcie,
|
2015-10-23 10:27:12 +00:00
|
|
|
struct pci_bus *bus, int dev)
|
|
|
|
{
|
|
|
|
/* If there is no link, then there is no device */
|
|
|
|
if (bus->number != pcie->root_bus_nr) {
|
2019-02-28 10:52:50 +00:00
|
|
|
if (!pcie->pcie_data->ops->get_link_status(pcie))
|
2015-10-23 10:27:12 +00:00
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* access only one slot on each root port */
|
|
|
|
if (bus->number == pcie->root_bus_nr && dev > 0)
|
|
|
|
return false;
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int tlp_read_packet(struct altera_pcie *pcie, u32 *value)
|
|
|
|
{
|
2015-12-04 22:21:08 +00:00
|
|
|
int i;
|
2018-01-20 03:26:51 +00:00
|
|
|
bool sop = false;
|
2015-10-23 10:27:12 +00:00
|
|
|
u32 ctrl;
|
|
|
|
u32 reg0, reg1;
|
2015-12-04 22:21:16 +00:00
|
|
|
u32 comp_status = 1;
|
2015-10-23 10:27:12 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Minimum 2 loops to read TLP headers and 1 loop to read data
|
|
|
|
* payload.
|
|
|
|
*/
|
2015-12-04 22:21:08 +00:00
|
|
|
for (i = 0; i < TLP_LOOP; i++) {
|
2015-10-23 10:27:12 +00:00
|
|
|
ctrl = cra_readl(pcie, RP_RXCPL_STATUS);
|
|
|
|
if ((ctrl & RP_RXCPL_SOP) || (ctrl & RP_RXCPL_EOP) || sop) {
|
|
|
|
reg0 = cra_readl(pcie, RP_RXCPL_REG0);
|
|
|
|
reg1 = cra_readl(pcie, RP_RXCPL_REG1);
|
|
|
|
|
2015-12-04 22:21:16 +00:00
|
|
|
if (ctrl & RP_RXCPL_SOP) {
|
2015-10-23 10:27:12 +00:00
|
|
|
sop = true;
|
2015-12-04 22:21:16 +00:00
|
|
|
comp_status = TLP_COMP_STATUS(reg1);
|
|
|
|
}
|
2015-10-23 10:27:12 +00:00
|
|
|
|
|
|
|
if (ctrl & RP_RXCPL_EOP) {
|
2015-12-04 22:21:16 +00:00
|
|
|
if (comp_status)
|
|
|
|
return PCIBIOS_DEVICE_NOT_FOUND;
|
|
|
|
|
2015-10-23 10:27:12 +00:00
|
|
|
if (value)
|
|
|
|
*value = reg0;
|
2015-12-04 22:21:16 +00:00
|
|
|
|
2015-10-23 10:27:12 +00:00
|
|
|
return PCIBIOS_SUCCESSFUL;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
udelay(5);
|
|
|
|
}
|
|
|
|
|
2015-12-04 22:21:16 +00:00
|
|
|
return PCIBIOS_DEVICE_NOT_FOUND;
|
2015-10-23 10:27:12 +00:00
|
|
|
}
|
|
|
|
|
2019-02-28 10:52:50 +00:00
|
|
|
static int s10_tlp_read_packet(struct altera_pcie *pcie, u32 *value)
|
|
|
|
{
|
|
|
|
u32 ctrl;
|
|
|
|
u32 comp_status;
|
|
|
|
u32 dw[4];
|
|
|
|
u32 count;
|
|
|
|
struct device *dev = &pcie->pdev->dev;
|
|
|
|
|
|
|
|
for (count = 0; count < TLP_LOOP; count++) {
|
|
|
|
ctrl = cra_readl(pcie, S10_RP_RXCPL_STATUS);
|
|
|
|
if (ctrl & RP_RXCPL_SOP) {
|
|
|
|
/* Read first DW */
|
|
|
|
dw[0] = cra_readl(pcie, S10_RP_RXCPL_REG);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
udelay(5);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* SOP detection failed, return error */
|
|
|
|
if (count == TLP_LOOP)
|
|
|
|
return PCIBIOS_DEVICE_NOT_FOUND;
|
|
|
|
|
|
|
|
count = 1;
|
|
|
|
|
|
|
|
/* Poll for EOP */
|
|
|
|
while (count < ARRAY_SIZE(dw)) {
|
|
|
|
ctrl = cra_readl(pcie, S10_RP_RXCPL_STATUS);
|
|
|
|
dw[count++] = cra_readl(pcie, S10_RP_RXCPL_REG);
|
|
|
|
if (ctrl & RP_RXCPL_EOP) {
|
|
|
|
comp_status = TLP_COMP_STATUS(dw[1]);
|
|
|
|
if (comp_status)
|
|
|
|
return PCIBIOS_DEVICE_NOT_FOUND;
|
|
|
|
|
|
|
|
if (value && TLP_BYTE_COUNT(dw[1]) == sizeof(u32) &&
|
|
|
|
count == 4)
|
|
|
|
*value = dw[3];
|
|
|
|
|
|
|
|
return PCIBIOS_SUCCESSFUL;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
dev_warn(dev, "Malformed TLP packet\n");
|
|
|
|
|
|
|
|
return PCIBIOS_DEVICE_NOT_FOUND;
|
|
|
|
}
|
|
|
|
|
2015-10-23 10:27:12 +00:00
|
|
|
static void tlp_write_packet(struct altera_pcie *pcie, u32 *headers,
|
|
|
|
u32 data, bool align)
|
|
|
|
{
|
|
|
|
struct tlp_rp_regpair_t tlp_rp_regdata;
|
|
|
|
|
|
|
|
tlp_rp_regdata.reg0 = headers[0];
|
|
|
|
tlp_rp_regdata.reg1 = headers[1];
|
|
|
|
tlp_rp_regdata.ctrl = RP_TX_SOP;
|
|
|
|
tlp_write_tx(pcie, &tlp_rp_regdata);
|
|
|
|
|
|
|
|
if (align) {
|
|
|
|
tlp_rp_regdata.reg0 = headers[2];
|
|
|
|
tlp_rp_regdata.reg1 = 0;
|
|
|
|
tlp_rp_regdata.ctrl = 0;
|
|
|
|
tlp_write_tx(pcie, &tlp_rp_regdata);
|
|
|
|
|
|
|
|
tlp_rp_regdata.reg0 = data;
|
|
|
|
tlp_rp_regdata.reg1 = 0;
|
|
|
|
} else {
|
|
|
|
tlp_rp_regdata.reg0 = headers[2];
|
|
|
|
tlp_rp_regdata.reg1 = data;
|
|
|
|
}
|
|
|
|
|
|
|
|
tlp_rp_regdata.ctrl = RP_TX_EOP;
|
|
|
|
tlp_write_tx(pcie, &tlp_rp_regdata);
|
|
|
|
}
|
|
|
|
|
2019-02-28 10:52:50 +00:00
|
|
|
static void s10_tlp_write_packet(struct altera_pcie *pcie, u32 *headers,
|
|
|
|
u32 data, bool dummy)
|
|
|
|
{
|
|
|
|
s10_tlp_write_tx(pcie, headers[0], RP_TX_SOP);
|
|
|
|
s10_tlp_write_tx(pcie, headers[1], 0);
|
|
|
|
s10_tlp_write_tx(pcie, headers[2], 0);
|
|
|
|
s10_tlp_write_tx(pcie, data, RP_TX_EOP);
|
|
|
|
}
|
|
|
|
|
2015-10-23 10:27:12 +00:00
|
|
|
static int tlp_cfg_dword_read(struct altera_pcie *pcie, u8 bus, u32 devfn,
|
|
|
|
int where, u8 byte_en, u32 *value)
|
|
|
|
{
|
|
|
|
u32 headers[TLP_HDR_SIZE];
|
|
|
|
|
2017-02-28 10:37:16 +00:00
|
|
|
headers[0] = TLP_CFGRD_DW0(pcie, bus);
|
2016-10-06 18:29:02 +00:00
|
|
|
headers[1] = TLP_CFG_DW1(pcie, TLP_READ_TAG, byte_en);
|
2015-10-23 10:27:12 +00:00
|
|
|
headers[2] = TLP_CFG_DW2(bus, devfn, where);
|
|
|
|
|
2019-02-28 10:52:50 +00:00
|
|
|
pcie->pcie_data->ops->tlp_write_pkt(pcie, headers, 0, false);
|
2015-10-23 10:27:12 +00:00
|
|
|
|
2019-02-28 10:52:50 +00:00
|
|
|
return pcie->pcie_data->ops->tlp_read_pkt(pcie, value);
|
2015-10-23 10:27:12 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int tlp_cfg_dword_write(struct altera_pcie *pcie, u8 bus, u32 devfn,
|
|
|
|
int where, u8 byte_en, u32 value)
|
|
|
|
{
|
|
|
|
u32 headers[TLP_HDR_SIZE];
|
|
|
|
int ret;
|
|
|
|
|
2017-02-28 10:37:16 +00:00
|
|
|
headers[0] = TLP_CFGWR_DW0(pcie, bus);
|
2016-10-06 18:29:02 +00:00
|
|
|
headers[1] = TLP_CFG_DW1(pcie, TLP_WRITE_TAG, byte_en);
|
2015-10-23 10:27:12 +00:00
|
|
|
headers[2] = TLP_CFG_DW2(bus, devfn, where);
|
|
|
|
|
|
|
|
/* check alignment to Qword */
|
|
|
|
if ((where & 0x7) == 0)
|
2019-02-28 10:52:50 +00:00
|
|
|
pcie->pcie_data->ops->tlp_write_pkt(pcie, headers,
|
|
|
|
value, true);
|
2015-10-23 10:27:12 +00:00
|
|
|
else
|
2019-02-28 10:52:50 +00:00
|
|
|
pcie->pcie_data->ops->tlp_write_pkt(pcie, headers,
|
|
|
|
value, false);
|
2015-10-23 10:27:12 +00:00
|
|
|
|
2019-02-28 10:52:50 +00:00
|
|
|
ret = pcie->pcie_data->ops->tlp_read_pkt(pcie, NULL);
|
2015-10-23 10:27:12 +00:00
|
|
|
if (ret != PCIBIOS_SUCCESSFUL)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Monitor changes to PCI_PRIMARY_BUS register on root port
|
|
|
|
* and update local copy of root bus number accordingly.
|
|
|
|
*/
|
|
|
|
if ((bus == pcie->root_bus_nr) && (where == PCI_PRIMARY_BUS))
|
|
|
|
pcie->root_bus_nr = (u8)(value);
|
|
|
|
|
|
|
|
return PCIBIOS_SUCCESSFUL;
|
|
|
|
}
|
|
|
|
|
2019-02-28 10:52:50 +00:00
|
|
|
static int s10_rp_read_cfg(struct altera_pcie *pcie, int where,
|
|
|
|
int size, u32 *value)
|
|
|
|
{
|
|
|
|
void __iomem *addr = S10_RP_CFG_ADDR(pcie, where);
|
|
|
|
|
|
|
|
switch (size) {
|
|
|
|
case 1:
|
|
|
|
*value = readb(addr);
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
*value = readw(addr);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
*value = readl(addr);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return PCIBIOS_SUCCESSFUL;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int s10_rp_write_cfg(struct altera_pcie *pcie, u8 busno,
|
|
|
|
int where, int size, u32 value)
|
|
|
|
{
|
|
|
|
void __iomem *addr = S10_RP_CFG_ADDR(pcie, where);
|
|
|
|
|
|
|
|
switch (size) {
|
|
|
|
case 1:
|
|
|
|
writeb(value, addr);
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
writew(value, addr);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
writel(value, addr);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Monitor changes to PCI_PRIMARY_BUS register on root port
|
|
|
|
* and update local copy of root bus number accordingly.
|
|
|
|
*/
|
|
|
|
if (busno == pcie->root_bus_nr && where == PCI_PRIMARY_BUS)
|
|
|
|
pcie->root_bus_nr = value & 0xff;
|
|
|
|
|
|
|
|
return PCIBIOS_SUCCESSFUL;
|
|
|
|
}
|
|
|
|
|
2016-08-26 01:47:24 +00:00
|
|
|
static int _altera_pcie_cfg_read(struct altera_pcie *pcie, u8 busno,
|
|
|
|
unsigned int devfn, int where, int size,
|
|
|
|
u32 *value)
|
2015-10-23 10:27:12 +00:00
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
u32 data;
|
|
|
|
u8 byte_en;
|
|
|
|
|
2019-02-28 10:52:50 +00:00
|
|
|
if (busno == pcie->root_bus_nr && pcie->pcie_data->ops->rp_read_cfg)
|
|
|
|
return pcie->pcie_data->ops->rp_read_cfg(pcie, where,
|
|
|
|
size, value);
|
|
|
|
|
2015-10-23 10:27:12 +00:00
|
|
|
switch (size) {
|
|
|
|
case 1:
|
|
|
|
byte_en = 1 << (where & 3);
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
byte_en = 3 << (where & 3);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
byte_en = 0xf;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2016-08-26 01:47:24 +00:00
|
|
|
ret = tlp_cfg_dword_read(pcie, busno, devfn,
|
2015-10-23 10:27:12 +00:00
|
|
|
(where & ~DWORD_MASK), byte_en, &data);
|
|
|
|
if (ret != PCIBIOS_SUCCESSFUL)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
switch (size) {
|
|
|
|
case 1:
|
|
|
|
*value = (data >> (8 * (where & 0x3))) & 0xff;
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
*value = (data >> (8 * (where & 0x2))) & 0xffff;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
*value = data;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return PCIBIOS_SUCCESSFUL;
|
|
|
|
}
|
|
|
|
|
2016-08-26 01:47:24 +00:00
|
|
|
static int _altera_pcie_cfg_write(struct altera_pcie *pcie, u8 busno,
|
|
|
|
unsigned int devfn, int where, int size,
|
|
|
|
u32 value)
|
2015-10-23 10:27:12 +00:00
|
|
|
{
|
|
|
|
u32 data32;
|
|
|
|
u32 shift = 8 * (where & 3);
|
|
|
|
u8 byte_en;
|
|
|
|
|
2019-02-28 10:52:50 +00:00
|
|
|
if (busno == pcie->root_bus_nr && pcie->pcie_data->ops->rp_write_cfg)
|
|
|
|
return pcie->pcie_data->ops->rp_write_cfg(pcie, busno,
|
|
|
|
where, size, value);
|
|
|
|
|
2015-10-23 10:27:12 +00:00
|
|
|
switch (size) {
|
|
|
|
case 1:
|
|
|
|
data32 = (value & 0xff) << shift;
|
|
|
|
byte_en = 1 << (where & 3);
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
data32 = (value & 0xffff) << shift;
|
|
|
|
byte_en = 3 << (where & 3);
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
data32 = value;
|
|
|
|
byte_en = 0xf;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2016-08-26 01:47:24 +00:00
|
|
|
return tlp_cfg_dword_write(pcie, busno, devfn, (where & ~DWORD_MASK),
|
|
|
|
byte_en, data32);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int altera_pcie_cfg_read(struct pci_bus *bus, unsigned int devfn,
|
|
|
|
int where, int size, u32 *value)
|
|
|
|
{
|
|
|
|
struct altera_pcie *pcie = bus->sysdata;
|
|
|
|
|
|
|
|
if (altera_pcie_hide_rc_bar(bus, devfn, where))
|
|
|
|
return PCIBIOS_BAD_REGISTER_NUMBER;
|
|
|
|
|
2016-10-06 18:29:03 +00:00
|
|
|
if (!altera_pcie_valid_device(pcie, bus, PCI_SLOT(devfn))) {
|
2016-08-26 01:47:24 +00:00
|
|
|
*value = 0xffffffff;
|
|
|
|
return PCIBIOS_DEVICE_NOT_FOUND;
|
|
|
|
}
|
|
|
|
|
|
|
|
return _altera_pcie_cfg_read(pcie, bus->number, devfn, where, size,
|
|
|
|
value);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int altera_pcie_cfg_write(struct pci_bus *bus, unsigned int devfn,
|
|
|
|
int where, int size, u32 value)
|
|
|
|
{
|
|
|
|
struct altera_pcie *pcie = bus->sysdata;
|
|
|
|
|
|
|
|
if (altera_pcie_hide_rc_bar(bus, devfn, where))
|
|
|
|
return PCIBIOS_BAD_REGISTER_NUMBER;
|
|
|
|
|
2016-10-06 18:29:03 +00:00
|
|
|
if (!altera_pcie_valid_device(pcie, bus, PCI_SLOT(devfn)))
|
2016-08-26 01:47:24 +00:00
|
|
|
return PCIBIOS_DEVICE_NOT_FOUND;
|
|
|
|
|
|
|
|
return _altera_pcie_cfg_write(pcie, bus->number, devfn, where, size,
|
|
|
|
value);
|
2015-10-23 10:27:12 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static struct pci_ops altera_pcie_ops = {
|
|
|
|
.read = altera_pcie_cfg_read,
|
|
|
|
.write = altera_pcie_cfg_write,
|
|
|
|
};
|
|
|
|
|
2016-08-26 01:47:25 +00:00
|
|
|
static int altera_read_cap_word(struct altera_pcie *pcie, u8 busno,
|
|
|
|
unsigned int devfn, int offset, u16 *value)
|
|
|
|
{
|
|
|
|
u32 data;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = _altera_pcie_cfg_read(pcie, busno, devfn,
|
2019-02-28 10:52:50 +00:00
|
|
|
pcie->pcie_data->cap_offset + offset,
|
|
|
|
sizeof(*value),
|
2016-08-26 01:47:25 +00:00
|
|
|
&data);
|
|
|
|
*value = data;
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int altera_write_cap_word(struct altera_pcie *pcie, u8 busno,
|
|
|
|
unsigned int devfn, int offset, u16 value)
|
|
|
|
{
|
|
|
|
return _altera_pcie_cfg_write(pcie, busno, devfn,
|
2019-02-28 10:52:50 +00:00
|
|
|
pcie->pcie_data->cap_offset + offset,
|
|
|
|
sizeof(value),
|
2016-08-26 01:47:25 +00:00
|
|
|
value);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void altera_wait_link_retrain(struct altera_pcie *pcie)
|
|
|
|
{
|
2016-10-12 00:50:52 +00:00
|
|
|
struct device *dev = &pcie->pdev->dev;
|
2016-08-26 01:47:25 +00:00
|
|
|
u16 reg16;
|
|
|
|
unsigned long start_jiffies;
|
|
|
|
|
|
|
|
/* Wait for link training end. */
|
|
|
|
start_jiffies = jiffies;
|
|
|
|
for (;;) {
|
|
|
|
altera_read_cap_word(pcie, pcie->root_bus_nr, RP_DEVFN,
|
|
|
|
PCI_EXP_LNKSTA, ®16);
|
|
|
|
if (!(reg16 & PCI_EXP_LNKSTA_LT))
|
|
|
|
break;
|
|
|
|
|
|
|
|
if (time_after(jiffies, start_jiffies + LINK_RETRAIN_TIMEOUT)) {
|
2016-10-12 00:50:52 +00:00
|
|
|
dev_err(dev, "link retrain timeout\n");
|
2016-08-26 01:47:25 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
udelay(100);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Wait for link is up */
|
|
|
|
start_jiffies = jiffies;
|
|
|
|
for (;;) {
|
2019-02-28 10:52:50 +00:00
|
|
|
if (pcie->pcie_data->ops->get_link_status(pcie))
|
2016-08-26 01:47:25 +00:00
|
|
|
break;
|
|
|
|
|
|
|
|
if (time_after(jiffies, start_jiffies + LINK_UP_TIMEOUT)) {
|
2016-10-12 00:50:52 +00:00
|
|
|
dev_err(dev, "link up timeout\n");
|
2016-08-26 01:47:25 +00:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
udelay(100);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void altera_pcie_retrain(struct altera_pcie *pcie)
|
|
|
|
{
|
|
|
|
u16 linkcap, linkstat, linkctl;
|
|
|
|
|
2019-02-28 10:52:50 +00:00
|
|
|
if (!pcie->pcie_data->ops->get_link_status(pcie))
|
2016-08-26 01:47:25 +00:00
|
|
|
return;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Set the retrain bit if the PCIe rootport support > 2.5GB/s, but
|
|
|
|
* current speed is 2.5 GB/s.
|
|
|
|
*/
|
|
|
|
altera_read_cap_word(pcie, pcie->root_bus_nr, RP_DEVFN, PCI_EXP_LNKCAP,
|
|
|
|
&linkcap);
|
|
|
|
if ((linkcap & PCI_EXP_LNKCAP_SLS) <= PCI_EXP_LNKCAP_SLS_2_5GB)
|
|
|
|
return;
|
|
|
|
|
|
|
|
altera_read_cap_word(pcie, pcie->root_bus_nr, RP_DEVFN, PCI_EXP_LNKSTA,
|
|
|
|
&linkstat);
|
|
|
|
if ((linkstat & PCI_EXP_LNKSTA_CLS) == PCI_EXP_LNKSTA_CLS_2_5GB) {
|
|
|
|
altera_read_cap_word(pcie, pcie->root_bus_nr, RP_DEVFN,
|
|
|
|
PCI_EXP_LNKCTL, &linkctl);
|
|
|
|
linkctl |= PCI_EXP_LNKCTL_RL;
|
|
|
|
altera_write_cap_word(pcie, pcie->root_bus_nr, RP_DEVFN,
|
|
|
|
PCI_EXP_LNKCTL, linkctl);
|
|
|
|
|
|
|
|
altera_wait_link_retrain(pcie);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-10-23 10:27:12 +00:00
|
|
|
static int altera_pcie_intx_map(struct irq_domain *domain, unsigned int irq,
|
|
|
|
irq_hw_number_t hwirq)
|
|
|
|
{
|
|
|
|
irq_set_chip_and_handler(irq, &dummy_irq_chip, handle_simple_irq);
|
|
|
|
irq_set_chip_data(irq, domain->host_data);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct irq_domain_ops intx_domain_ops = {
|
|
|
|
.map = altera_pcie_intx_map,
|
2017-08-15 21:24:38 +00:00
|
|
|
.xlate = pci_irqd_intx_xlate,
|
2015-10-23 10:27:12 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
static void altera_pcie_isr(struct irq_desc *desc)
|
|
|
|
{
|
|
|
|
struct irq_chip *chip = irq_desc_get_chip(desc);
|
|
|
|
struct altera_pcie *pcie;
|
2016-10-12 00:50:52 +00:00
|
|
|
struct device *dev;
|
2015-10-23 10:27:12 +00:00
|
|
|
unsigned long status;
|
|
|
|
u32 bit;
|
|
|
|
u32 virq;
|
|
|
|
|
|
|
|
chained_irq_enter(chip, desc);
|
|
|
|
pcie = irq_desc_get_handler_data(desc);
|
2016-10-12 00:50:52 +00:00
|
|
|
dev = &pcie->pdev->dev;
|
2015-10-23 10:27:12 +00:00
|
|
|
|
|
|
|
while ((status = cra_readl(pcie, P2A_INT_STATUS)
|
|
|
|
& P2A_INT_STS_ALL) != 0) {
|
2017-08-15 21:24:38 +00:00
|
|
|
for_each_set_bit(bit, &status, PCI_NUM_INTX) {
|
2015-10-23 10:27:12 +00:00
|
|
|
/* clear interrupts */
|
|
|
|
cra_writel(pcie, 1 << bit, P2A_INT_STATUS);
|
|
|
|
|
2017-08-15 21:24:38 +00:00
|
|
|
virq = irq_find_mapping(pcie->irq_domain, bit);
|
2015-10-23 10:27:12 +00:00
|
|
|
if (virq)
|
|
|
|
generic_handle_irq(virq);
|
|
|
|
else
|
2016-10-12 00:50:52 +00:00
|
|
|
dev_err(dev, "unexpected IRQ, INT%d\n", bit);
|
2015-10-23 10:27:12 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
chained_irq_exit(chip, desc);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int altera_pcie_parse_request_of_pci_ranges(struct altera_pcie *pcie)
|
|
|
|
{
|
|
|
|
int err, res_valid = 0;
|
|
|
|
struct device *dev = &pcie->pdev->dev;
|
|
|
|
struct resource_entry *win;
|
|
|
|
|
2018-05-15 09:07:05 +00:00
|
|
|
err = devm_of_pci_get_host_bridge_resources(dev, 0, 0xff,
|
2018-05-15 09:07:03 +00:00
|
|
|
&pcie->resources, NULL);
|
2015-10-23 10:27:12 +00:00
|
|
|
if (err)
|
|
|
|
return err;
|
|
|
|
|
2016-05-31 17:14:17 +00:00
|
|
|
err = devm_request_pci_bus_resources(dev, &pcie->resources);
|
|
|
|
if (err)
|
|
|
|
goto out_release_res;
|
|
|
|
|
2015-10-23 10:27:12 +00:00
|
|
|
resource_list_for_each_entry(win, &pcie->resources) {
|
2016-05-31 17:14:17 +00:00
|
|
|
struct resource *res = win->res;
|
2015-10-23 10:27:12 +00:00
|
|
|
|
2016-05-28 23:33:46 +00:00
|
|
|
if (resource_type(res) == IORESOURCE_MEM)
|
2015-10-23 10:27:12 +00:00
|
|
|
res_valid |= !(res->flags & IORESOURCE_PREFETCH);
|
|
|
|
}
|
|
|
|
|
2016-05-28 23:33:46 +00:00
|
|
|
if (res_valid)
|
|
|
|
return 0;
|
2015-10-23 10:27:12 +00:00
|
|
|
|
2016-05-28 23:33:46 +00:00
|
|
|
dev_err(dev, "non-prefetchable memory resource required\n");
|
|
|
|
err = -EINVAL;
|
2015-10-23 10:27:12 +00:00
|
|
|
|
|
|
|
out_release_res:
|
2016-05-28 23:33:46 +00:00
|
|
|
pci_free_resource_list(&pcie->resources);
|
2015-10-23 10:27:12 +00:00
|
|
|
return err;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int altera_pcie_init_irq_domain(struct altera_pcie *pcie)
|
|
|
|
{
|
|
|
|
struct device *dev = &pcie->pdev->dev;
|
|
|
|
struct device_node *node = dev->of_node;
|
|
|
|
|
|
|
|
/* Setup INTx */
|
2017-08-15 21:24:38 +00:00
|
|
|
pcie->irq_domain = irq_domain_add_linear(node, PCI_NUM_INTX,
|
2015-10-23 10:27:12 +00:00
|
|
|
&intx_domain_ops, pcie);
|
|
|
|
if (!pcie->irq_domain) {
|
|
|
|
dev_err(dev, "Failed to get a INTx IRQ domain\n");
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int altera_pcie_parse_dt(struct altera_pcie *pcie)
|
|
|
|
{
|
2016-10-12 00:50:52 +00:00
|
|
|
struct device *dev = &pcie->pdev->dev;
|
2015-10-23 10:27:12 +00:00
|
|
|
struct platform_device *pdev = pcie->pdev;
|
2016-10-12 00:50:52 +00:00
|
|
|
struct resource *cra;
|
2019-02-28 10:52:50 +00:00
|
|
|
struct resource *hip;
|
2015-10-23 10:27:12 +00:00
|
|
|
|
|
|
|
cra = platform_get_resource_byname(pdev, IORESOURCE_MEM, "Cra");
|
2016-10-12 00:50:52 +00:00
|
|
|
pcie->cra_base = devm_ioremap_resource(dev, cra);
|
2016-10-17 14:56:13 +00:00
|
|
|
if (IS_ERR(pcie->cra_base))
|
2015-10-23 10:27:12 +00:00
|
|
|
return PTR_ERR(pcie->cra_base);
|
|
|
|
|
2019-02-28 10:52:50 +00:00
|
|
|
if (pcie->pcie_data->version == ALTERA_PCIE_V2) {
|
|
|
|
hip = platform_get_resource_byname(pdev, IORESOURCE_MEM, "Hip");
|
|
|
|
pcie->hip_base = devm_ioremap_resource(&pdev->dev, hip);
|
|
|
|
if (IS_ERR(pcie->hip_base))
|
|
|
|
return PTR_ERR(pcie->hip_base);
|
|
|
|
}
|
|
|
|
|
2015-10-23 10:27:12 +00:00
|
|
|
/* setup IRQ */
|
|
|
|
pcie->irq = platform_get_irq(pdev, 0);
|
2017-08-31 17:52:07 +00:00
|
|
|
if (pcie->irq < 0) {
|
2016-10-12 00:50:52 +00:00
|
|
|
dev_err(dev, "failed to get IRQ: %d\n", pcie->irq);
|
2017-08-31 17:52:07 +00:00
|
|
|
return pcie->irq;
|
2015-10-23 10:27:12 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
irq_set_chained_handler_and_data(pcie->irq, altera_pcie_isr, pcie);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-08-26 01:47:25 +00:00
|
|
|
static void altera_pcie_host_init(struct altera_pcie *pcie)
|
|
|
|
{
|
|
|
|
altera_pcie_retrain(pcie);
|
|
|
|
}
|
|
|
|
|
2019-02-28 10:52:50 +00:00
|
|
|
static const struct altera_pcie_ops altera_pcie_ops_1_0 = {
|
|
|
|
.tlp_read_pkt = tlp_read_packet,
|
|
|
|
.tlp_write_pkt = tlp_write_packet,
|
|
|
|
.get_link_status = altera_pcie_link_up,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct altera_pcie_ops altera_pcie_ops_2_0 = {
|
|
|
|
.tlp_read_pkt = s10_tlp_read_packet,
|
|
|
|
.tlp_write_pkt = s10_tlp_write_packet,
|
|
|
|
.get_link_status = s10_altera_pcie_link_up,
|
|
|
|
.rp_read_cfg = s10_rp_read_cfg,
|
|
|
|
.rp_write_cfg = s10_rp_write_cfg,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct altera_pcie_data altera_pcie_1_0_data = {
|
|
|
|
.ops = &altera_pcie_ops_1_0,
|
|
|
|
.cap_offset = 0x80,
|
|
|
|
.version = ALTERA_PCIE_V1,
|
|
|
|
.cfgrd0 = TLP_FMTTYPE_CFGRD0,
|
|
|
|
.cfgrd1 = TLP_FMTTYPE_CFGRD1,
|
|
|
|
.cfgwr0 = TLP_FMTTYPE_CFGWR0,
|
|
|
|
.cfgwr1 = TLP_FMTTYPE_CFGWR1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct altera_pcie_data altera_pcie_2_0_data = {
|
|
|
|
.ops = &altera_pcie_ops_2_0,
|
|
|
|
.version = ALTERA_PCIE_V2,
|
|
|
|
.cap_offset = 0x70,
|
|
|
|
.cfgrd0 = S10_TLP_FMTTYPE_CFGRD0,
|
|
|
|
.cfgrd1 = S10_TLP_FMTTYPE_CFGRD1,
|
|
|
|
.cfgwr0 = S10_TLP_FMTTYPE_CFGWR0,
|
|
|
|
.cfgwr1 = S10_TLP_FMTTYPE_CFGWR1,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct of_device_id altera_pcie_of_match[] = {
|
|
|
|
{.compatible = "altr,pcie-root-port-1.0",
|
|
|
|
.data = &altera_pcie_1_0_data },
|
|
|
|
{.compatible = "altr,pcie-root-port-2.0",
|
|
|
|
.data = &altera_pcie_2_0_data },
|
|
|
|
{},
|
|
|
|
};
|
|
|
|
|
2015-10-23 10:27:12 +00:00
|
|
|
static int altera_pcie_probe(struct platform_device *pdev)
|
|
|
|
{
|
2016-10-12 00:50:52 +00:00
|
|
|
struct device *dev = &pdev->dev;
|
2015-10-23 10:27:12 +00:00
|
|
|
struct altera_pcie *pcie;
|
|
|
|
struct pci_bus *bus;
|
|
|
|
struct pci_bus *child;
|
2017-06-28 20:13:58 +00:00
|
|
|
struct pci_host_bridge *bridge;
|
2015-10-23 10:27:12 +00:00
|
|
|
int ret;
|
2019-02-28 10:52:50 +00:00
|
|
|
const struct of_device_id *match;
|
2015-10-23 10:27:12 +00:00
|
|
|
|
2017-06-28 20:13:58 +00:00
|
|
|
bridge = devm_pci_alloc_host_bridge(dev, sizeof(*pcie));
|
|
|
|
if (!bridge)
|
2015-10-23 10:27:12 +00:00
|
|
|
return -ENOMEM;
|
|
|
|
|
2017-06-28 20:13:58 +00:00
|
|
|
pcie = pci_host_bridge_priv(bridge);
|
2015-10-23 10:27:12 +00:00
|
|
|
pcie->pdev = pdev;
|
|
|
|
|
2019-02-28 10:52:50 +00:00
|
|
|
match = of_match_device(altera_pcie_of_match, &pdev->dev);
|
|
|
|
if (!match)
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
pcie->pcie_data = match->data;
|
|
|
|
|
2015-10-23 10:27:12 +00:00
|
|
|
ret = altera_pcie_parse_dt(pcie);
|
|
|
|
if (ret) {
|
2016-10-12 00:50:52 +00:00
|
|
|
dev_err(dev, "Parsing DT failed\n");
|
2015-10-23 10:27:12 +00:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
INIT_LIST_HEAD(&pcie->resources);
|
|
|
|
|
|
|
|
ret = altera_pcie_parse_request_of_pci_ranges(pcie);
|
|
|
|
if (ret) {
|
2016-10-12 00:50:52 +00:00
|
|
|
dev_err(dev, "Failed add resources\n");
|
2015-10-23 10:27:12 +00:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = altera_pcie_init_irq_domain(pcie);
|
|
|
|
if (ret) {
|
2016-10-12 00:50:52 +00:00
|
|
|
dev_err(dev, "Failed creating IRQ Domain\n");
|
2015-10-23 10:27:12 +00:00
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* clear all interrupts */
|
|
|
|
cra_writel(pcie, P2A_INT_STS_ALL, P2A_INT_STATUS);
|
|
|
|
/* enable all interrupts */
|
|
|
|
cra_writel(pcie, P2A_INT_ENA_ALL, P2A_INT_ENABLE);
|
2016-08-26 01:47:25 +00:00
|
|
|
altera_pcie_host_init(pcie);
|
2015-10-23 10:27:12 +00:00
|
|
|
|
2017-06-28 20:13:58 +00:00
|
|
|
list_splice_init(&pcie->resources, &bridge->windows);
|
|
|
|
bridge->dev.parent = dev;
|
|
|
|
bridge->sysdata = pcie;
|
|
|
|
bridge->busnr = pcie->root_bus_nr;
|
|
|
|
bridge->ops = &altera_pcie_ops;
|
2017-06-28 20:14:10 +00:00
|
|
|
bridge->map_irq = of_irq_parse_and_map_pci;
|
|
|
|
bridge->swizzle_irq = pci_common_swizzle;
|
2017-06-28 20:13:58 +00:00
|
|
|
|
|
|
|
ret = pci_scan_root_bus_bridge(bridge);
|
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
bus = bridge->bus;
|
2015-10-23 10:27:12 +00:00
|
|
|
|
|
|
|
pci_assign_unassigned_bus_resources(bus);
|
|
|
|
|
|
|
|
/* Configure PCI Express setting. */
|
|
|
|
list_for_each_entry(child, &bus->children, node)
|
|
|
|
pcie_bus_configure_settings(child);
|
|
|
|
|
|
|
|
pci_bus_add_devices(bus);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct platform_driver altera_pcie_driver = {
|
|
|
|
.probe = altera_pcie_probe,
|
|
|
|
.driver = {
|
|
|
|
.name = "altera-pcie",
|
|
|
|
.of_match_table = altera_pcie_of_match,
|
|
|
|
.suppress_bind_attrs = true,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2016-09-10 12:31:01 +00:00
|
|
|
builtin_platform_driver(altera_pcie_driver);
|