2022-06-07 17:29:33 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-only
|
2014-01-28 11:09:11 +00:00
|
|
|
/*
|
|
|
|
* MOXA ART SoCs clock driver.
|
|
|
|
*
|
|
|
|
* Copyright (C) 2013 Jonas Jensen
|
|
|
|
*
|
|
|
|
* Jonas Jensen <jonas.jensen@gmail.com>
|
|
|
|
*/
|
|
|
|
|
2015-05-01 23:09:33 +00:00
|
|
|
#include <linux/clk.h>
|
2014-01-28 11:09:11 +00:00
|
|
|
#include <linux/clk-provider.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/of_address.h>
|
|
|
|
#include <linux/clkdev.h>
|
|
|
|
|
2015-05-01 23:09:33 +00:00
|
|
|
static void __init moxart_of_pll_clk_init(struct device_node *node)
|
2014-01-28 11:09:11 +00:00
|
|
|
{
|
2017-07-04 22:36:50 +00:00
|
|
|
void __iomem *base;
|
2016-06-01 23:15:18 +00:00
|
|
|
struct clk_hw *hw;
|
|
|
|
struct clk *ref_clk;
|
2014-01-28 11:09:11 +00:00
|
|
|
unsigned int mul;
|
|
|
|
const char *name = node->name;
|
|
|
|
const char *parent_name;
|
|
|
|
|
|
|
|
of_property_read_string(node, "clock-output-names", &name);
|
|
|
|
parent_name = of_clk_get_parent_name(node, 0);
|
|
|
|
|
|
|
|
base = of_iomap(node, 0);
|
|
|
|
if (!base) {
|
2017-07-18 21:42:52 +00:00
|
|
|
pr_err("%pOF: of_iomap failed\n", node);
|
2014-01-28 11:09:11 +00:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
mul = readl(base + 0x30) >> 3 & 0x3f;
|
|
|
|
iounmap(base);
|
|
|
|
|
|
|
|
ref_clk = of_clk_get(node, 0);
|
|
|
|
if (IS_ERR(ref_clk)) {
|
2017-07-18 21:42:52 +00:00
|
|
|
pr_err("%pOF: of_clk_get failed\n", node);
|
2014-01-28 11:09:11 +00:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2016-06-01 23:15:18 +00:00
|
|
|
hw = clk_hw_register_fixed_factor(NULL, name, parent_name, 0, mul, 1);
|
|
|
|
if (IS_ERR(hw)) {
|
2017-07-18 21:42:52 +00:00
|
|
|
pr_err("%pOF: failed to register clock\n", node);
|
2014-01-28 11:09:11 +00:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2016-06-01 23:15:18 +00:00
|
|
|
clk_hw_register_clkdev(hw, NULL, name);
|
|
|
|
of_clk_add_hw_provider(node, of_clk_hw_simple_get, hw);
|
2014-01-28 11:09:11 +00:00
|
|
|
}
|
|
|
|
CLK_OF_DECLARE(moxart_pll_clock, "moxa,moxart-pll-clock",
|
|
|
|
moxart_of_pll_clk_init);
|
|
|
|
|
2015-05-01 23:09:33 +00:00
|
|
|
static void __init moxart_of_apb_clk_init(struct device_node *node)
|
2014-01-28 11:09:11 +00:00
|
|
|
{
|
2017-07-04 22:36:50 +00:00
|
|
|
void __iomem *base;
|
2016-06-01 23:15:18 +00:00
|
|
|
struct clk_hw *hw;
|
|
|
|
struct clk *pll_clk;
|
2014-01-28 11:09:11 +00:00
|
|
|
unsigned int div, val;
|
|
|
|
unsigned int div_idx[] = { 2, 3, 4, 6, 8};
|
|
|
|
const char *name = node->name;
|
|
|
|
const char *parent_name;
|
|
|
|
|
|
|
|
of_property_read_string(node, "clock-output-names", &name);
|
|
|
|
parent_name = of_clk_get_parent_name(node, 0);
|
|
|
|
|
|
|
|
base = of_iomap(node, 0);
|
|
|
|
if (!base) {
|
2017-07-18 21:42:52 +00:00
|
|
|
pr_err("%pOF: of_iomap failed\n", node);
|
2014-01-28 11:09:11 +00:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
val = readl(base + 0xc) >> 4 & 0x7;
|
|
|
|
iounmap(base);
|
|
|
|
|
|
|
|
if (val > 4)
|
|
|
|
val = 0;
|
|
|
|
div = div_idx[val] * 2;
|
|
|
|
|
|
|
|
pll_clk = of_clk_get(node, 0);
|
|
|
|
if (IS_ERR(pll_clk)) {
|
2017-07-18 21:42:52 +00:00
|
|
|
pr_err("%pOF: of_clk_get failed\n", node);
|
2014-01-28 11:09:11 +00:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2016-06-01 23:15:18 +00:00
|
|
|
hw = clk_hw_register_fixed_factor(NULL, name, parent_name, 0, 1, div);
|
|
|
|
if (IS_ERR(hw)) {
|
2017-07-18 21:42:52 +00:00
|
|
|
pr_err("%pOF: failed to register clock\n", node);
|
2014-01-28 11:09:11 +00:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2016-06-01 23:15:18 +00:00
|
|
|
clk_hw_register_clkdev(hw, NULL, name);
|
|
|
|
of_clk_add_hw_provider(node, of_clk_hw_simple_get, hw);
|
2014-01-28 11:09:11 +00:00
|
|
|
}
|
|
|
|
CLK_OF_DECLARE(moxart_apb_clock, "moxa,moxart-apb-clock",
|
|
|
|
moxart_of_apb_clk_init);
|