2005-09-23 05:31:15 +00:00
|
|
|
/*
|
|
|
|
* EHCI HCD (Host Controller Driver) PCI Bus Glue.
|
|
|
|
*
|
|
|
|
* Copyright (c) 2000-2004 by David Brownell
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms of the GNU General Public License as published by the
|
|
|
|
* Free Software Foundation; either version 2 of the License, or (at your
|
|
|
|
* option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful, but
|
|
|
|
* WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
|
|
|
|
* or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
|
|
|
|
* for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software Foundation,
|
|
|
|
* Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
|
|
|
|
*/
|
|
|
|
|
2012-11-01 15:13:04 +00:00
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/usb.h>
|
|
|
|
#include <linux/usb/hcd.h>
|
|
|
|
|
|
|
|
#include "ehci.h"
|
|
|
|
#include "pci-quirks.h"
|
|
|
|
|
|
|
|
#define DRIVER_DESC "EHCI PCI platform driver"
|
|
|
|
|
|
|
|
static const char hcd_name[] = "ehci-pci";
|
2005-09-23 05:31:15 +00:00
|
|
|
|
2010-11-17 15:43:09 +00:00
|
|
|
/* defined here to avoid adding to pci_ids.h for single instance use */
|
|
|
|
#define PCI_DEVICE_ID_INTEL_CE4100_USB 0x2e70
|
|
|
|
|
2005-09-23 05:31:15 +00:00
|
|
|
/*-------------------------------------------------------------------------*/
|
|
|
|
|
2005-11-23 23:45:37 +00:00
|
|
|
/* called after powerup, by probe or system-pm "wakeup" */
|
|
|
|
static int ehci_pci_reinit(struct ehci_hcd *ehci, struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
int retval;
|
|
|
|
|
2006-01-24 15:15:30 +00:00
|
|
|
/* we expect static quirk code to handle the "extended capabilities"
|
|
|
|
* (currently just BIOS handoff) allowed starting with EHCI 0.96
|
|
|
|
*/
|
2005-11-23 23:45:37 +00:00
|
|
|
|
|
|
|
/* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
|
|
|
|
retval = pci_set_mwi(pdev);
|
|
|
|
if (!retval)
|
|
|
|
ehci_dbg(ehci, "MWI active\n");
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-11-28 16:40:38 +00:00
|
|
|
/* called during probe() after chip reset completes */
|
|
|
|
static int ehci_pci_setup(struct usb_hcd *hcd)
|
2005-09-23 05:31:15 +00:00
|
|
|
{
|
2005-11-23 23:45:32 +00:00
|
|
|
struct ehci_hcd *ehci = hcd_to_ehci(hcd);
|
|
|
|
struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
|
2008-11-14 03:42:29 +00:00
|
|
|
struct pci_dev *p_smbus;
|
|
|
|
u8 rev;
|
2005-09-23 05:31:15 +00:00
|
|
|
u32 temp;
|
2005-11-23 23:45:37 +00:00
|
|
|
int retval;
|
2005-09-23 05:31:15 +00:00
|
|
|
|
2012-07-09 19:55:14 +00:00
|
|
|
ehci->caps = hcd->regs;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* ehci_init() causes memory for DMA transfers to be
|
|
|
|
* allocated. Thus, any vendor-specific workarounds based on
|
|
|
|
* limiting the type of memory used for DMA transfers must
|
|
|
|
* happen before ehci_setup() is called.
|
|
|
|
*
|
|
|
|
* Most other workarounds can be done either before or after
|
|
|
|
* init and reset; they are located here too.
|
|
|
|
*/
|
2006-12-14 19:54:08 +00:00
|
|
|
switch (pdev->vendor) {
|
|
|
|
case PCI_VENDOR_ID_TOSHIBA_2:
|
|
|
|
/* celleb's companion chip */
|
|
|
|
if (pdev->device == 0x01b5) {
|
|
|
|
#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
|
|
|
|
ehci->big_endian_mmio = 1;
|
|
|
|
#else
|
|
|
|
ehci_warn(ehci,
|
|
|
|
"unsupported big endian Toshiba quirk\n");
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
break;
|
2006-06-07 17:23:38 +00:00
|
|
|
case PCI_VENDOR_ID_NVIDIA:
|
|
|
|
/* NVidia reports that certain chips don't handle
|
|
|
|
* QH, ITD, or SITD addresses above 2GB. (But TD,
|
|
|
|
* data buffer, and periodic schedule are normal.)
|
|
|
|
*/
|
|
|
|
switch (pdev->device) {
|
|
|
|
case 0x003c: /* MCP04 */
|
|
|
|
case 0x005b: /* CK804 */
|
|
|
|
case 0x00d8: /* CK8 */
|
|
|
|
case 0x00e8: /* CK8S */
|
|
|
|
if (pci_set_consistent_dma_mask(pdev,
|
2009-04-07 02:01:16 +00:00
|
|
|
DMA_BIT_MASK(31)) < 0)
|
2006-06-07 17:23:38 +00:00
|
|
|
ehci_warn(ehci, "can't enable NVidia "
|
|
|
|
"workaround for >2GB RAM\n");
|
|
|
|
break;
|
2005-09-23 05:31:15 +00:00
|
|
|
|
2012-07-09 19:55:14 +00:00
|
|
|
/* Some NForce2 chips have problems with selective suspend;
|
|
|
|
* fixed in newer silicon.
|
2010-11-08 09:58:35 +00:00
|
|
|
*/
|
2012-07-09 19:55:14 +00:00
|
|
|
case 0x0068:
|
|
|
|
if (pdev->revision < 0xa4)
|
|
|
|
ehci->no_selective_suspend = 1;
|
|
|
|
break;
|
|
|
|
}
|
2010-04-07 01:26:03 +00:00
|
|
|
break;
|
2009-07-13 09:30:41 +00:00
|
|
|
case PCI_VENDOR_ID_INTEL:
|
2012-07-09 19:55:14 +00:00
|
|
|
if (pdev->device == PCI_DEVICE_ID_INTEL_CE4100_USB)
|
2010-11-17 15:43:09 +00:00
|
|
|
hcd->has_tt = 1;
|
2009-07-13 09:30:41 +00:00
|
|
|
break;
|
2005-11-23 23:45:32 +00:00
|
|
|
case PCI_VENDOR_ID_TDI:
|
2012-07-09 19:55:14 +00:00
|
|
|
if (pdev->device == PCI_DEVICE_ID_TDI_EHCI)
|
2008-04-03 22:02:56 +00:00
|
|
|
hcd->has_tt = 1;
|
2005-11-23 23:45:32 +00:00
|
|
|
break;
|
|
|
|
case PCI_VENDOR_ID_AMD:
|
2011-03-01 06:57:05 +00:00
|
|
|
/* AMD PLL quirk */
|
|
|
|
if (usb_amd_find_chipset_info())
|
|
|
|
ehci->amd_pll_fix = 1;
|
2005-11-23 23:45:32 +00:00
|
|
|
/* AMD8111 EHCI doesn't work, according to AMD errata */
|
|
|
|
if (pdev->device == 0x7463) {
|
|
|
|
ehci_info(ehci, "ignoring AMD8111 (errata)\n");
|
2005-11-28 16:40:38 +00:00
|
|
|
retval = -EIO;
|
|
|
|
goto done;
|
2005-11-23 23:45:32 +00:00
|
|
|
}
|
2010-11-22 05:15:52 +00:00
|
|
|
|
2012-07-09 19:55:14 +00:00
|
|
|
/*
|
|
|
|
* EHCI controller on AMD SB700/SB800/Hudson-2/3 platforms may
|
|
|
|
* read/write memory space which does not belong to it when
|
|
|
|
* there is NULL pointer with T-bit set to 1 in the frame list
|
|
|
|
* table. To avoid the issue, the frame list link pointer
|
|
|
|
* should always contain a valid pointer to a inactive qh.
|
2010-11-22 05:15:52 +00:00
|
|
|
*/
|
2012-07-09 19:55:14 +00:00
|
|
|
if (pdev->device == 0x7808) {
|
|
|
|
ehci->use_dummy_qh = 1;
|
|
|
|
ehci_info(ehci, "applying AMD SB700/SB800/Hudson-2/3 EHCI dummy qh workaround\n");
|
2005-09-23 05:31:15 +00:00
|
|
|
}
|
2005-11-23 23:45:32 +00:00
|
|
|
break;
|
2008-03-20 07:58:16 +00:00
|
|
|
case PCI_VENDOR_ID_VIA:
|
|
|
|
if (pdev->device == 0x3104 && (pdev->revision & 0xf0) == 0x60) {
|
|
|
|
u8 tmp;
|
|
|
|
|
|
|
|
/* The VT6212 defaults to a 1 usec EHCI sleep time which
|
|
|
|
* hogs the PCI bus *badly*. Setting bit 5 of 0x4B makes
|
|
|
|
* that sleep time use the conventional 10 usec.
|
|
|
|
*/
|
|
|
|
pci_read_config_byte(pdev, 0x4b, &tmp);
|
|
|
|
if (tmp & 0x20)
|
|
|
|
break;
|
|
|
|
pci_write_config_byte(pdev, 0x4b, tmp | 0x20);
|
|
|
|
}
|
|
|
|
break;
|
2008-11-14 03:42:29 +00:00
|
|
|
case PCI_VENDOR_ID_ATI:
|
2011-03-01 06:57:05 +00:00
|
|
|
/* AMD PLL quirk */
|
|
|
|
if (usb_amd_find_chipset_info())
|
|
|
|
ehci->amd_pll_fix = 1;
|
2012-07-09 19:55:14 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* EHCI controller on AMD SB700/SB800/Hudson-2/3 platforms may
|
|
|
|
* read/write memory space which does not belong to it when
|
|
|
|
* there is NULL pointer with T-bit set to 1 in the frame list
|
|
|
|
* table. To avoid the issue, the frame list link pointer
|
|
|
|
* should always contain a valid pointer to a inactive qh.
|
|
|
|
*/
|
|
|
|
if (pdev->device == 0x4396) {
|
|
|
|
ehci->use_dummy_qh = 1;
|
|
|
|
ehci_info(ehci, "applying AMD SB700/SB800/Hudson-2/3 EHCI dummy qh workaround\n");
|
|
|
|
}
|
2008-11-25 07:12:33 +00:00
|
|
|
/* SB600 and old version of SB700 have a bug in EHCI controller,
|
2008-11-14 03:42:29 +00:00
|
|
|
* which causes usb devices lose response in some cases.
|
|
|
|
*/
|
2008-11-25 07:12:33 +00:00
|
|
|
if ((pdev->device == 0x4386) || (pdev->device == 0x4396)) {
|
2008-11-14 03:42:29 +00:00
|
|
|
p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
|
|
|
|
PCI_DEVICE_ID_ATI_SBX00_SMBUS,
|
|
|
|
NULL);
|
|
|
|
if (!p_smbus)
|
|
|
|
break;
|
|
|
|
rev = p_smbus->revision;
|
2008-11-25 07:12:33 +00:00
|
|
|
if ((pdev->device == 0x4386) || (rev == 0x3a)
|
|
|
|
|| (rev == 0x3b)) {
|
2008-11-14 03:42:29 +00:00
|
|
|
u8 tmp;
|
2008-11-25 07:12:33 +00:00
|
|
|
ehci_info(ehci, "applying AMD SB600/SB700 USB "
|
|
|
|
"freeze workaround\n");
|
2008-11-14 03:42:29 +00:00
|
|
|
pci_read_config_byte(pdev, 0x53, &tmp);
|
|
|
|
pci_write_config_byte(pdev, 0x53, tmp | (1<<3));
|
|
|
|
}
|
|
|
|
pci_dev_put(p_smbus);
|
|
|
|
}
|
|
|
|
break;
|
2011-10-12 14:39:14 +00:00
|
|
|
case PCI_VENDOR_ID_NETMOS:
|
|
|
|
/* MosChip frame-index-register bug */
|
|
|
|
ehci_info(ehci, "applying MosChip frame-index workaround\n");
|
|
|
|
ehci->frame_index_bug = 1;
|
|
|
|
break;
|
2005-11-23 23:45:32 +00:00
|
|
|
}
|
2005-09-23 05:31:15 +00:00
|
|
|
|
2012-07-09 19:55:14 +00:00
|
|
|
retval = ehci_setup(hcd);
|
|
|
|
if (retval)
|
|
|
|
return retval;
|
|
|
|
|
|
|
|
/* These workarounds need to be applied after ehci_setup() */
|
|
|
|
switch (pdev->vendor) {
|
|
|
|
case PCI_VENDOR_ID_NEC:
|
|
|
|
ehci->need_io_watchdog = 0;
|
|
|
|
break;
|
|
|
|
case PCI_VENDOR_ID_INTEL:
|
|
|
|
ehci->need_io_watchdog = 0;
|
|
|
|
break;
|
|
|
|
case PCI_VENDOR_ID_NVIDIA:
|
|
|
|
switch (pdev->device) {
|
|
|
|
/* MCP89 chips on the MacBookAir3,1 give EPROTO when
|
|
|
|
* fetching device descriptors unless LPM is disabled.
|
|
|
|
* There are also intermittent problems enumerating
|
|
|
|
* devices with PPCD enabled.
|
|
|
|
*/
|
|
|
|
case 0x0d9d:
|
2012-10-31 17:12:11 +00:00
|
|
|
ehci_info(ehci, "disable ppcd for nvidia mcp89\n");
|
2012-07-09 19:55:14 +00:00
|
|
|
ehci->has_ppcd = 0;
|
|
|
|
ehci->command &= ~CMD_PPCEE;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2009-08-20 20:39:54 +00:00
|
|
|
/* optional debug port, normally in the first BAR */
|
|
|
|
temp = pci_find_capability(pdev, 0x0a);
|
|
|
|
if (temp) {
|
|
|
|
pci_read_config_dword(pdev, temp, &temp);
|
|
|
|
temp >>= 16;
|
|
|
|
if ((temp & (3 << 13)) == (1 << 13)) {
|
|
|
|
temp &= 0x1fff;
|
2012-07-09 19:55:14 +00:00
|
|
|
ehci->debug = hcd->regs + temp;
|
2009-08-20 20:39:54 +00:00
|
|
|
temp = ehci_readl(ehci, &ehci->debug->control);
|
|
|
|
ehci_info(ehci, "debug port %d%s\n",
|
|
|
|
HCS_DEBUG_PORT(ehci->hcs_params),
|
|
|
|
(temp & DBGP_ENABLED)
|
|
|
|
? " IN USE"
|
|
|
|
: "");
|
|
|
|
if (!(temp & DBGP_ENABLED))
|
|
|
|
ehci->debug = NULL;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2005-09-23 05:31:15 +00:00
|
|
|
/* at least the Genesys GL880S needs fixup here */
|
|
|
|
temp = HCS_N_CC(ehci->hcs_params) * HCS_N_PCC(ehci->hcs_params);
|
|
|
|
temp &= 0x0f;
|
|
|
|
if (temp && HCS_N_PORTS(ehci->hcs_params) > temp) {
|
2005-11-23 23:45:32 +00:00
|
|
|
ehci_dbg(ehci, "bogus port configuration: "
|
2005-09-23 05:31:15 +00:00
|
|
|
"cc=%d x pcc=%d < ports=%d\n",
|
|
|
|
HCS_N_CC(ehci->hcs_params),
|
|
|
|
HCS_N_PCC(ehci->hcs_params),
|
|
|
|
HCS_N_PORTS(ehci->hcs_params));
|
|
|
|
|
2005-11-23 23:45:32 +00:00
|
|
|
switch (pdev->vendor) {
|
|
|
|
case 0x17a0: /* GENESYS */
|
|
|
|
/* GL880S: should be PORTS=2 */
|
|
|
|
temp |= (ehci->hcs_params & ~0xf);
|
|
|
|
ehci->hcs_params = temp;
|
|
|
|
break;
|
|
|
|
case PCI_VENDOR_ID_NVIDIA:
|
|
|
|
/* NF4: should be PCC=10 */
|
|
|
|
break;
|
2005-09-23 05:31:15 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2005-11-23 23:45:32 +00:00
|
|
|
/* Serial Bus Release Number is at PCI 0x60 offset */
|
2012-01-06 12:33:28 +00:00
|
|
|
if (pdev->vendor == PCI_VENDOR_ID_STMICRO
|
|
|
|
&& pdev->device == PCI_DEVICE_ID_STMICRO_USB_HOST)
|
2012-07-09 19:55:14 +00:00
|
|
|
; /* ConneXT has no sbrn register */
|
|
|
|
else
|
|
|
|
pci_read_config_byte(pdev, 0x60, &ehci->sbrn);
|
2005-09-23 05:31:15 +00:00
|
|
|
|
2008-12-17 22:20:38 +00:00
|
|
|
/* Keep this around for a while just in case some EHCI
|
|
|
|
* implementation uses legacy PCI PM support. This test
|
|
|
|
* can be removed on 17 Dec 2009 if the dev_warn() hasn't
|
|
|
|
* been triggered by then.
|
2005-11-07 23:24:46 +00:00
|
|
|
*/
|
|
|
|
if (!device_can_wakeup(&pdev->dev)) {
|
|
|
|
u16 port_wake;
|
|
|
|
|
|
|
|
pci_read_config_word(pdev, 0x62, &port_wake);
|
2008-12-17 22:20:38 +00:00
|
|
|
if (port_wake & 0x0001) {
|
|
|
|
dev_warn(&pdev->dev, "Enabling legacy PCI PM\n");
|
2009-01-13 16:35:54 +00:00
|
|
|
device_set_wakeup_capable(&pdev->dev, 1);
|
2008-12-17 22:20:38 +00:00
|
|
|
}
|
2005-11-07 23:24:46 +00:00
|
|
|
}
|
2005-09-23 05:31:15 +00:00
|
|
|
|
2006-01-20 21:55:14 +00:00
|
|
|
#ifdef CONFIG_USB_SUSPEND
|
|
|
|
/* REVISIT: the controller works fine for wakeup iff the root hub
|
|
|
|
* itself is "globally" suspended, but usbcore currently doesn't
|
|
|
|
* understand such things.
|
|
|
|
*
|
|
|
|
* System suspend currently expects to be able to suspend the entire
|
|
|
|
* device tree, device-at-a-time. If we failed selective suspend
|
|
|
|
* reports, system suspend would fail; so the root hub code must claim
|
2009-07-07 09:54:23 +00:00
|
|
|
* success. That's lying to usbcore, and it matters for runtime
|
2006-01-20 21:55:14 +00:00
|
|
|
* PM scenarios with selective suspend and remote wakeup...
|
|
|
|
*/
|
|
|
|
if (ehci->no_selective_suspend && device_can_wakeup(&pdev->dev))
|
|
|
|
ehci_warn(ehci, "selective suspend/wakeup unavailable\n");
|
|
|
|
#endif
|
|
|
|
|
2005-11-23 23:45:37 +00:00
|
|
|
retval = ehci_pci_reinit(ehci, pdev);
|
2005-11-28 16:40:38 +00:00
|
|
|
done:
|
|
|
|
return retval;
|
2005-09-23 05:31:15 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/*-------------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
#ifdef CONFIG_PM
|
|
|
|
|
|
|
|
/* suspend/resume, section 4.3 */
|
|
|
|
|
2005-11-23 23:45:28 +00:00
|
|
|
/* These routines rely on the PCI bus glue
|
2005-09-23 05:31:15 +00:00
|
|
|
* to handle powerdown and wakeup, and currently also on
|
|
|
|
* transceivers that don't need any software attention to set up
|
|
|
|
* the right sort of wakeup.
|
2005-11-23 23:45:28 +00:00
|
|
|
* Also they depend on separate root hub suspend/resume.
|
2005-09-23 05:31:15 +00:00
|
|
|
*/
|
|
|
|
|
Intel xhci: Support EHCI/xHCI port switching.
The Intel Panther Point chipsets contain an EHCI and xHCI host controller
that shares some number of skew-dependent ports. These ports can be
switched from the EHCI to the xHCI host (and vice versa) by a hardware MUX
that is controlled by registers in the xHCI PCI configuration space. The
USB 3.0 SuperSpeed terminations on the xHCI ports can be controlled
separately from the USB 2.0 data wires.
This switchover mechanism is there to support users who do a custom
install of certain non-Linux operating systems that don't have official
USB 3.0 support. By default, the ports are under EHCI, SuperSpeed
terminations are off, and USB 3.0 devices will show up under the EHCI
controller at reduced speeds. (This was more palatable for the marketing
folks than having completely dead USB 3.0 ports if no xHCI drivers are
available.) Users should be able to turn on xHCI by default through a
BIOS option, but users are happiest when they don't have to change random
BIOS settings.
This patch introduces a driver method to switchover the ports from EHCI to
xHCI before the EHCI driver finishes PCI enumeration. We want to switch
the ports over before the USB core has the chance to enumerate devices
under EHCI, or boot from USB mass storage will fail if the boot device
connects under EHCI first, and then gets disconnected when the port
switches over to xHCI.
Add code to the xHCI PCI quirk to switch the ports from EHCI to xHCI. The
PCI quirks code will run before any other PCI probe function is called, so
this avoids the issue with boot devices.
Another issue is with BIOS behavior during system resume from hibernate.
If the BIOS doesn't support xHCI, it may switch the devices under EHCI to
allow use of the USB keyboard, mice, and mass storage devices. It's
supposed to remember the value of the port routing registers and switch
them back when the OS attempts to take control of the xHCI host controller,
but we all know not to trust BIOS writers.
Make both the xHCI driver and the EHCI driver attempt to switchover the
ports in their PCI resume functions. We can't guarantee which PCI device
will be resumed first, so this avoids any race conditions. Writing a '1'
to an already set port switchover bit or a '0' to a cleared port switchover
bit should have no effect.
The xHCI PCI configuration registers will be documented in the EDS-level
chipset spec, which is not public yet. I have permission from legal and
the Intel chipset group to release this patch early to allow good Linux
support at product launch. I've tried to document the registers as much
as possible, so please let me know if anything is unclear.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
2011-02-22 17:57:15 +00:00
|
|
|
static bool usb_is_intel_switchable_ehci(struct pci_dev *pdev)
|
|
|
|
{
|
|
|
|
return pdev->class == PCI_CLASS_SERIAL_USB_EHCI &&
|
|
|
|
pdev->vendor == PCI_VENDOR_ID_INTEL &&
|
2012-02-09 23:55:13 +00:00
|
|
|
(pdev->device == 0x1E26 ||
|
|
|
|
pdev->device == 0x8C2D ||
|
|
|
|
pdev->device == 0x8C26);
|
Intel xhci: Support EHCI/xHCI port switching.
The Intel Panther Point chipsets contain an EHCI and xHCI host controller
that shares some number of skew-dependent ports. These ports can be
switched from the EHCI to the xHCI host (and vice versa) by a hardware MUX
that is controlled by registers in the xHCI PCI configuration space. The
USB 3.0 SuperSpeed terminations on the xHCI ports can be controlled
separately from the USB 2.0 data wires.
This switchover mechanism is there to support users who do a custom
install of certain non-Linux operating systems that don't have official
USB 3.0 support. By default, the ports are under EHCI, SuperSpeed
terminations are off, and USB 3.0 devices will show up under the EHCI
controller at reduced speeds. (This was more palatable for the marketing
folks than having completely dead USB 3.0 ports if no xHCI drivers are
available.) Users should be able to turn on xHCI by default through a
BIOS option, but users are happiest when they don't have to change random
BIOS settings.
This patch introduces a driver method to switchover the ports from EHCI to
xHCI before the EHCI driver finishes PCI enumeration. We want to switch
the ports over before the USB core has the chance to enumerate devices
under EHCI, or boot from USB mass storage will fail if the boot device
connects under EHCI first, and then gets disconnected when the port
switches over to xHCI.
Add code to the xHCI PCI quirk to switch the ports from EHCI to xHCI. The
PCI quirks code will run before any other PCI probe function is called, so
this avoids the issue with boot devices.
Another issue is with BIOS behavior during system resume from hibernate.
If the BIOS doesn't support xHCI, it may switch the devices under EHCI to
allow use of the USB keyboard, mice, and mass storage devices. It's
supposed to remember the value of the port routing registers and switch
them back when the OS attempts to take control of the xHCI host controller,
but we all know not to trust BIOS writers.
Make both the xHCI driver and the EHCI driver attempt to switchover the
ports in their PCI resume functions. We can't guarantee which PCI device
will be resumed first, so this avoids any race conditions. Writing a '1'
to an already set port switchover bit or a '0' to a cleared port switchover
bit should have no effect.
The xHCI PCI configuration registers will be documented in the EDS-level
chipset spec, which is not public yet. I have permission from legal and
the Intel chipset group to release this patch early to allow good Linux
support at product launch. I've tried to document the registers as much
as possible, so please let me know if anything is unclear.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
2011-02-22 17:57:15 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void ehci_enable_xhci_companion(void)
|
|
|
|
{
|
|
|
|
struct pci_dev *companion = NULL;
|
|
|
|
|
|
|
|
/* The xHCI and EHCI controllers are not on the same PCI slot */
|
|
|
|
for_each_pci_dev(companion) {
|
|
|
|
if (!usb_is_intel_switchable_xhci(companion))
|
|
|
|
continue;
|
|
|
|
usb_enable_xhci_ports(companion);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2009-04-27 17:33:41 +00:00
|
|
|
static int ehci_pci_resume(struct usb_hcd *hcd, bool hibernated)
|
2005-09-23 05:31:15 +00:00
|
|
|
{
|
2005-11-23 23:45:32 +00:00
|
|
|
struct ehci_hcd *ehci = hcd_to_ehci(hcd);
|
2005-11-23 23:45:37 +00:00
|
|
|
struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
|
2005-09-23 05:31:15 +00:00
|
|
|
|
Intel xhci: Support EHCI/xHCI port switching.
The Intel Panther Point chipsets contain an EHCI and xHCI host controller
that shares some number of skew-dependent ports. These ports can be
switched from the EHCI to the xHCI host (and vice versa) by a hardware MUX
that is controlled by registers in the xHCI PCI configuration space. The
USB 3.0 SuperSpeed terminations on the xHCI ports can be controlled
separately from the USB 2.0 data wires.
This switchover mechanism is there to support users who do a custom
install of certain non-Linux operating systems that don't have official
USB 3.0 support. By default, the ports are under EHCI, SuperSpeed
terminations are off, and USB 3.0 devices will show up under the EHCI
controller at reduced speeds. (This was more palatable for the marketing
folks than having completely dead USB 3.0 ports if no xHCI drivers are
available.) Users should be able to turn on xHCI by default through a
BIOS option, but users are happiest when they don't have to change random
BIOS settings.
This patch introduces a driver method to switchover the ports from EHCI to
xHCI before the EHCI driver finishes PCI enumeration. We want to switch
the ports over before the USB core has the chance to enumerate devices
under EHCI, or boot from USB mass storage will fail if the boot device
connects under EHCI first, and then gets disconnected when the port
switches over to xHCI.
Add code to the xHCI PCI quirk to switch the ports from EHCI to xHCI. The
PCI quirks code will run before any other PCI probe function is called, so
this avoids the issue with boot devices.
Another issue is with BIOS behavior during system resume from hibernate.
If the BIOS doesn't support xHCI, it may switch the devices under EHCI to
allow use of the USB keyboard, mice, and mass storage devices. It's
supposed to remember the value of the port routing registers and switch
them back when the OS attempts to take control of the xHCI host controller,
but we all know not to trust BIOS writers.
Make both the xHCI driver and the EHCI driver attempt to switchover the
ports in their PCI resume functions. We can't guarantee which PCI device
will be resumed first, so this avoids any race conditions. Writing a '1'
to an already set port switchover bit or a '0' to a cleared port switchover
bit should have no effect.
The xHCI PCI configuration registers will be documented in the EDS-level
chipset spec, which is not public yet. I have permission from legal and
the Intel chipset group to release this patch early to allow good Linux
support at product launch. I've tried to document the registers as much
as possible, so please let me know if anything is unclear.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
2011-02-22 17:57:15 +00:00
|
|
|
/* The BIOS on systems with the Intel Panther Point chipset may or may
|
|
|
|
* not support xHCI natively. That means that during system resume, it
|
|
|
|
* may switch the ports back to EHCI so that users can use their
|
|
|
|
* keyboard to select a kernel from GRUB after resume from hibernate.
|
|
|
|
*
|
|
|
|
* The BIOS is supposed to remember whether the OS had xHCI ports
|
|
|
|
* enabled before resume, and switch the ports back to xHCI when the
|
|
|
|
* BIOS/OS semaphore is written, but we all know we can't trust BIOS
|
|
|
|
* writers.
|
|
|
|
*
|
|
|
|
* Unconditionally switch the ports back to xHCI after a system resume.
|
|
|
|
* We can't tell whether the EHCI or xHCI controller will be resumed
|
|
|
|
* first, so we have to do the port switchover in both drivers. Writing
|
|
|
|
* a '1' to the port switchover registers should have no effect if the
|
|
|
|
* port was already switched over.
|
|
|
|
*/
|
|
|
|
if (usb_is_intel_switchable_ehci(pdev))
|
|
|
|
ehci_enable_xhci_companion();
|
|
|
|
|
2012-06-28 15:19:02 +00:00
|
|
|
if (ehci_resume(hcd, hibernated) != 0)
|
|
|
|
(void) ehci_pci_reinit(ehci, pdev);
|
2006-11-09 19:42:16 +00:00
|
|
|
return 0;
|
2005-09-23 05:31:15 +00:00
|
|
|
}
|
|
|
|
|
2012-11-01 15:13:04 +00:00
|
|
|
#else
|
2005-09-23 05:31:15 +00:00
|
|
|
|
2012-11-01 15:13:04 +00:00
|
|
|
#define ehci_suspend NULL
|
|
|
|
#define ehci_pci_resume NULL
|
|
|
|
#endif /* CONFIG_PM */
|
2005-09-23 05:31:15 +00:00
|
|
|
|
2012-11-01 15:13:04 +00:00
|
|
|
static struct hc_driver __read_mostly ehci_pci_hc_driver;
|
2005-09-23 05:31:15 +00:00
|
|
|
|
2012-11-01 15:13:04 +00:00
|
|
|
static const struct ehci_driver_overrides overrides = {
|
|
|
|
.product_desc = "EHCI PCI host controller",
|
|
|
|
.reset = ehci_pci_setup,
|
2005-09-23 05:31:15 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/*-------------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
/* PCI driver selection metadata; PCI hotplugging uses this */
|
|
|
|
static const struct pci_device_id pci_ids [] = { {
|
|
|
|
/* handle any USB 2.0 EHCI controller */
|
2006-04-09 18:07:35 +00:00
|
|
|
PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_EHCI, ~0),
|
2005-09-23 05:31:15 +00:00
|
|
|
.driver_data = (unsigned long) &ehci_pci_hc_driver,
|
2012-01-06 12:33:28 +00:00
|
|
|
}, {
|
|
|
|
PCI_VDEVICE(STMICRO, PCI_DEVICE_ID_STMICRO_USB_HOST),
|
|
|
|
.driver_data = (unsigned long) &ehci_pci_hc_driver,
|
2005-09-23 05:31:15 +00:00
|
|
|
},
|
|
|
|
{ /* end: all zeroes */ }
|
|
|
|
};
|
2005-11-23 23:45:32 +00:00
|
|
|
MODULE_DEVICE_TABLE(pci, pci_ids);
|
2005-09-23 05:31:15 +00:00
|
|
|
|
|
|
|
/* pci driver glue; this is a "new style" PCI driver module */
|
|
|
|
static struct pci_driver ehci_pci_driver = {
|
|
|
|
.name = (char *) hcd_name,
|
|
|
|
.id_table = pci_ids,
|
|
|
|
|
|
|
|
.probe = usb_hcd_pci_probe,
|
|
|
|
.remove = usb_hcd_pci_remove,
|
2009-04-27 17:33:24 +00:00
|
|
|
.shutdown = usb_hcd_pci_shutdown,
|
2005-09-23 05:31:15 +00:00
|
|
|
|
2009-04-27 17:33:24 +00:00
|
|
|
#ifdef CONFIG_PM_SLEEP
|
|
|
|
.driver = {
|
|
|
|
.pm = &usb_hcd_pci_pm_ops
|
|
|
|
},
|
2005-09-23 05:31:15 +00:00
|
|
|
#endif
|
|
|
|
};
|
2012-11-01 15:13:04 +00:00
|
|
|
|
|
|
|
static int __init ehci_pci_init(void)
|
|
|
|
{
|
|
|
|
if (usb_disabled())
|
|
|
|
return -ENODEV;
|
|
|
|
|
|
|
|
pr_info("%s: " DRIVER_DESC "\n", hcd_name);
|
|
|
|
|
|
|
|
ehci_init_driver(&ehci_pci_hc_driver, &overrides);
|
|
|
|
|
|
|
|
/* Entries for the PCI suspend/resume callbacks are special */
|
|
|
|
ehci_pci_hc_driver.pci_suspend = ehci_suspend;
|
|
|
|
ehci_pci_hc_driver.pci_resume = ehci_pci_resume;
|
|
|
|
|
|
|
|
return pci_register_driver(&ehci_pci_driver);
|
|
|
|
}
|
|
|
|
module_init(ehci_pci_init);
|
|
|
|
|
|
|
|
static void __exit ehci_pci_cleanup(void)
|
|
|
|
{
|
|
|
|
pci_unregister_driver(&ehci_pci_driver);
|
|
|
|
}
|
|
|
|
module_exit(ehci_pci_cleanup);
|
|
|
|
|
|
|
|
MODULE_DESCRIPTION(DRIVER_DESC);
|
|
|
|
MODULE_AUTHOR("David Brownell");
|
|
|
|
MODULE_AUTHOR("Alan Stern");
|
|
|
|
MODULE_LICENSE("GPL");
|