2005-06-22 23:43:23 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2001 Dave Engebretsen, IBM Corporation
|
|
|
|
* Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
|
|
|
|
*
|
|
|
|
* RTAS specific routines for PCI.
|
2005-11-04 00:42:26 +00:00
|
|
|
*
|
2005-06-22 23:43:23 +00:00
|
|
|
* Based on code from pci.c, chrp_pci.c and pSeries_pci.c
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
2005-11-04 00:42:26 +00:00
|
|
|
*
|
2005-06-22 23:43:23 +00:00
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
2005-11-04 00:42:26 +00:00
|
|
|
*
|
2005-06-22 23:43:23 +00:00
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/threads.h>
|
|
|
|
#include <linux/pci.h>
|
|
|
|
#include <linux/string.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/bootmem.h>
|
|
|
|
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/pgtable.h>
|
|
|
|
#include <asm/irq.h>
|
|
|
|
#include <asm/prom.h>
|
|
|
|
#include <asm/machdep.h>
|
|
|
|
#include <asm/pci-bridge.h>
|
|
|
|
#include <asm/iommu.h>
|
|
|
|
#include <asm/rtas.h>
|
2005-09-27 03:51:59 +00:00
|
|
|
#include <asm/mpic.h>
|
2005-09-27 16:50:25 +00:00
|
|
|
#include <asm/ppc-pci.h>
|
2006-11-12 22:27:39 +00:00
|
|
|
#include <asm/eeh.h>
|
2005-06-22 23:43:23 +00:00
|
|
|
|
|
|
|
/* RTAS tokens */
|
|
|
|
static int read_pci_config;
|
|
|
|
static int write_pci_config;
|
|
|
|
static int ibm_read_pci_config;
|
|
|
|
static int ibm_write_pci_config;
|
|
|
|
|
2005-11-04 00:42:26 +00:00
|
|
|
static inline int config_access_valid(struct pci_dn *dn, int where)
|
2005-06-22 23:43:23 +00:00
|
|
|
{
|
|
|
|
if (where < 256)
|
|
|
|
return 1;
|
|
|
|
if (where < 4096 && dn->pci_ext_config_space)
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-06-09 14:31:12 +00:00
|
|
|
static int of_device_available(struct device_node * dn)
|
|
|
|
{
|
2006-07-12 05:35:54 +00:00
|
|
|
const char *status;
|
2005-06-09 14:31:12 +00:00
|
|
|
|
2007-04-03 12:26:41 +00:00
|
|
|
status = of_get_property(dn, "status", NULL);
|
2005-06-09 14:31:12 +00:00
|
|
|
|
|
|
|
if (!status)
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
if (!strcmp(status, "okay"))
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-11-04 00:55:19 +00:00
|
|
|
int rtas_read_config(struct pci_dn *pdn, int where, int size, u32 *val)
|
2005-06-22 23:43:23 +00:00
|
|
|
{
|
|
|
|
int returnval = -1;
|
|
|
|
unsigned long buid, addr;
|
|
|
|
int ret;
|
|
|
|
|
2005-11-04 00:42:26 +00:00
|
|
|
if (!pdn)
|
2005-06-22 23:43:23 +00:00
|
|
|
return PCIBIOS_DEVICE_NOT_FOUND;
|
2005-09-06 03:17:54 +00:00
|
|
|
if (!config_access_valid(pdn, where))
|
2005-06-22 23:43:23 +00:00
|
|
|
return PCIBIOS_BAD_REGISTER_NUMBER;
|
|
|
|
|
2006-08-16 12:04:14 +00:00
|
|
|
addr = rtas_config_addr(pdn->busno, pdn->devfn, where);
|
2005-09-06 03:17:54 +00:00
|
|
|
buid = pdn->phb->buid;
|
2005-06-22 23:43:23 +00:00
|
|
|
if (buid) {
|
|
|
|
ret = rtas_call(ibm_read_pci_config, 4, 2, &returnval,
|
2005-11-04 00:42:26 +00:00
|
|
|
addr, BUID_HI(buid), BUID_LO(buid), size);
|
2005-06-22 23:43:23 +00:00
|
|
|
} else {
|
|
|
|
ret = rtas_call(read_pci_config, 2, 2, &returnval, addr, size);
|
|
|
|
}
|
|
|
|
*val = returnval;
|
|
|
|
|
|
|
|
if (ret)
|
|
|
|
return PCIBIOS_DEVICE_NOT_FOUND;
|
|
|
|
|
2005-09-06 03:17:54 +00:00
|
|
|
if (returnval == EEH_IO_ERROR_VALUE(size) &&
|
2005-11-04 00:42:26 +00:00
|
|
|
eeh_dn_check_failure (pdn->node, NULL))
|
2005-06-22 23:43:23 +00:00
|
|
|
return PCIBIOS_DEVICE_NOT_FOUND;
|
|
|
|
|
|
|
|
return PCIBIOS_SUCCESSFUL;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int rtas_pci_read_config(struct pci_bus *bus,
|
|
|
|
unsigned int devfn,
|
|
|
|
int where, int size, u32 *val)
|
|
|
|
{
|
|
|
|
struct device_node *busdn, *dn;
|
|
|
|
|
|
|
|
if (bus->self)
|
|
|
|
busdn = pci_device_to_OF_node(bus->self);
|
|
|
|
else
|
|
|
|
busdn = bus->sysdata; /* must be a phb */
|
|
|
|
|
|
|
|
/* Search only direct children of the bus */
|
2005-11-04 00:42:26 +00:00
|
|
|
for (dn = busdn->child; dn; dn = dn->sibling) {
|
|
|
|
struct pci_dn *pdn = PCI_DN(dn);
|
|
|
|
if (pdn && pdn->devfn == devfn
|
2005-09-06 03:17:54 +00:00
|
|
|
&& of_device_available(dn))
|
2005-11-04 00:42:26 +00:00
|
|
|
return rtas_read_config(pdn, where, size, val);
|
|
|
|
}
|
2005-09-06 03:17:54 +00:00
|
|
|
|
2005-06-22 23:43:23 +00:00
|
|
|
return PCIBIOS_DEVICE_NOT_FOUND;
|
|
|
|
}
|
|
|
|
|
2005-11-04 00:42:26 +00:00
|
|
|
int rtas_write_config(struct pci_dn *pdn, int where, int size, u32 val)
|
2005-06-22 23:43:23 +00:00
|
|
|
{
|
|
|
|
unsigned long buid, addr;
|
|
|
|
int ret;
|
|
|
|
|
2005-11-04 00:42:26 +00:00
|
|
|
if (!pdn)
|
2005-06-22 23:43:23 +00:00
|
|
|
return PCIBIOS_DEVICE_NOT_FOUND;
|
2005-09-06 03:17:54 +00:00
|
|
|
if (!config_access_valid(pdn, where))
|
2005-06-22 23:43:23 +00:00
|
|
|
return PCIBIOS_BAD_REGISTER_NUMBER;
|
|
|
|
|
2006-08-16 12:04:14 +00:00
|
|
|
addr = rtas_config_addr(pdn->busno, pdn->devfn, where);
|
2005-09-06 03:17:54 +00:00
|
|
|
buid = pdn->phb->buid;
|
2005-06-22 23:43:23 +00:00
|
|
|
if (buid) {
|
2005-11-04 00:42:26 +00:00
|
|
|
ret = rtas_call(ibm_write_pci_config, 5, 1, NULL, addr,
|
|
|
|
BUID_HI(buid), BUID_LO(buid), size, (ulong) val);
|
2005-06-22 23:43:23 +00:00
|
|
|
} else {
|
|
|
|
ret = rtas_call(write_pci_config, 3, 1, NULL, addr, size, (ulong)val);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (ret)
|
|
|
|
return PCIBIOS_DEVICE_NOT_FOUND;
|
|
|
|
|
|
|
|
return PCIBIOS_SUCCESSFUL;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int rtas_pci_write_config(struct pci_bus *bus,
|
|
|
|
unsigned int devfn,
|
|
|
|
int where, int size, u32 val)
|
|
|
|
{
|
|
|
|
struct device_node *busdn, *dn;
|
|
|
|
|
|
|
|
if (bus->self)
|
|
|
|
busdn = pci_device_to_OF_node(bus->self);
|
|
|
|
else
|
|
|
|
busdn = bus->sysdata; /* must be a phb */
|
|
|
|
|
|
|
|
/* Search only direct children of the bus */
|
2005-11-04 00:42:26 +00:00
|
|
|
for (dn = busdn->child; dn; dn = dn->sibling) {
|
|
|
|
struct pci_dn *pdn = PCI_DN(dn);
|
|
|
|
if (pdn && pdn->devfn == devfn
|
2005-09-06 03:17:54 +00:00
|
|
|
&& of_device_available(dn))
|
2005-11-04 00:42:26 +00:00
|
|
|
return rtas_write_config(pdn, where, size, val);
|
|
|
|
}
|
2005-06-22 23:43:23 +00:00
|
|
|
return PCIBIOS_DEVICE_NOT_FOUND;
|
|
|
|
}
|
|
|
|
|
|
|
|
struct pci_ops rtas_pci_ops = {
|
2007-08-09 19:18:36 +00:00
|
|
|
.read = rtas_pci_read_config,
|
|
|
|
.write = rtas_pci_write_config,
|
2005-06-22 23:43:23 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
int is_python(struct device_node *dev)
|
|
|
|
{
|
2007-04-03 12:26:41 +00:00
|
|
|
const char *model = of_get_property(dev, "model", NULL);
|
2005-06-22 23:43:23 +00:00
|
|
|
|
|
|
|
if (model && strstr(model, "Python"))
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-12-13 07:01:21 +00:00
|
|
|
static void python_countermeasures(struct device_node *dev)
|
2005-06-22 23:43:23 +00:00
|
|
|
{
|
2005-12-13 07:01:21 +00:00
|
|
|
struct resource registers;
|
2005-06-22 23:43:23 +00:00
|
|
|
void __iomem *chip_regs;
|
|
|
|
volatile u32 val;
|
|
|
|
|
2005-12-13 07:01:21 +00:00
|
|
|
if (of_address_to_resource(dev, 0, ®isters)) {
|
|
|
|
printk(KERN_ERR "Can't get address for Python workarounds !\n");
|
2005-06-22 23:43:23 +00:00
|
|
|
return;
|
2005-12-13 07:01:21 +00:00
|
|
|
}
|
2005-06-22 23:43:23 +00:00
|
|
|
|
|
|
|
/* Python's register file is 1 MB in size. */
|
2005-12-13 07:01:21 +00:00
|
|
|
chip_regs = ioremap(registers.start & ~(0xfffffUL), 0x100000);
|
2005-06-22 23:43:23 +00:00
|
|
|
|
2005-11-04 00:42:26 +00:00
|
|
|
/*
|
2005-06-22 23:43:23 +00:00
|
|
|
* Firmware doesn't always clear this bit which is critical
|
|
|
|
* for good performance - Anton
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define PRG_CL_RESET_VALID 0x00010000
|
|
|
|
|
|
|
|
val = in_be32(chip_regs + 0xf6030);
|
|
|
|
if (val & PRG_CL_RESET_VALID) {
|
|
|
|
printk(KERN_INFO "Python workaround: ");
|
|
|
|
val &= ~PRG_CL_RESET_VALID;
|
|
|
|
out_be32(chip_regs + 0xf6030, val);
|
|
|
|
/*
|
|
|
|
* We must read it back for changes to
|
|
|
|
* take effect
|
|
|
|
*/
|
|
|
|
val = in_be32(chip_regs + 0xf6030);
|
|
|
|
printk("reg0: %x\n", val);
|
|
|
|
}
|
|
|
|
|
|
|
|
iounmap(chip_regs);
|
|
|
|
}
|
|
|
|
|
|
|
|
void __init init_pci_config_tokens (void)
|
|
|
|
{
|
|
|
|
read_pci_config = rtas_token("read-pci-config");
|
|
|
|
write_pci_config = rtas_token("write-pci-config");
|
|
|
|
ibm_read_pci_config = rtas_token("ibm,read-pci-config");
|
|
|
|
ibm_write_pci_config = rtas_token("ibm,write-pci-config");
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned long __devinit get_phb_buid (struct device_node *phb)
|
|
|
|
{
|
2006-11-11 06:25:06 +00:00
|
|
|
struct resource r;
|
2005-06-22 23:43:23 +00:00
|
|
|
|
2006-11-11 06:25:06 +00:00
|
|
|
if (ibm_read_pci_config == -1)
|
2005-06-22 23:43:23 +00:00
|
|
|
return 0;
|
2006-11-11 06:25:06 +00:00
|
|
|
if (of_address_to_resource(phb, 0, &r))
|
2005-06-22 23:43:23 +00:00
|
|
|
return 0;
|
2006-11-11 06:25:06 +00:00
|
|
|
return r.start;
|
2005-06-22 23:43:23 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static int phb_set_bus_ranges(struct device_node *dev,
|
|
|
|
struct pci_controller *phb)
|
|
|
|
{
|
2006-07-12 05:35:54 +00:00
|
|
|
const int *bus_range;
|
2005-06-22 23:43:23 +00:00
|
|
|
unsigned int len;
|
|
|
|
|
2007-04-03 12:26:41 +00:00
|
|
|
bus_range = of_get_property(dev, "bus-range", &len);
|
2005-06-22 23:43:23 +00:00
|
|
|
if (bus_range == NULL || len < 2 * sizeof(int)) {
|
|
|
|
return 1;
|
|
|
|
}
|
2005-11-04 00:42:26 +00:00
|
|
|
|
2005-06-22 23:43:23 +00:00
|
|
|
phb->first_busno = bus_range[0];
|
|
|
|
phb->last_busno = bus_range[1];
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2006-11-11 06:25:08 +00:00
|
|
|
int __devinit rtas_setup_phb(struct pci_controller *phb)
|
2005-06-22 23:43:23 +00:00
|
|
|
{
|
2007-12-10 03:33:21 +00:00
|
|
|
struct device_node *dev = phb->dn;
|
2006-11-11 06:25:08 +00:00
|
|
|
|
2005-06-22 23:43:23 +00:00
|
|
|
if (is_python(dev))
|
2005-12-13 07:01:21 +00:00
|
|
|
python_countermeasures(dev);
|
2005-06-22 23:43:23 +00:00
|
|
|
|
|
|
|
if (phb_set_bus_ranges(dev, phb))
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
phb->ops = &rtas_pci_ops;
|
|
|
|
phb->buid = get_phb_buid(dev);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2007-03-04 06:07:38 +00:00
|
|
|
void __init find_and_init_phbs(void)
|
2005-06-22 23:43:23 +00:00
|
|
|
{
|
|
|
|
struct device_node *node;
|
|
|
|
struct pci_controller *phb;
|
|
|
|
struct device_node *root = of_find_node_by_path("/");
|
|
|
|
|
2008-01-03 04:13:37 +00:00
|
|
|
for_each_child_of_node(root, node) {
|
2006-06-07 21:05:46 +00:00
|
|
|
if (node->type == NULL || (strcmp(node->type, "pci") != 0 &&
|
|
|
|
strcmp(node->type, "pciex") != 0))
|
2005-06-22 23:43:23 +00:00
|
|
|
continue;
|
|
|
|
|
2005-11-15 05:05:33 +00:00
|
|
|
phb = pcibios_alloc_controller(node);
|
2005-06-22 23:43:23 +00:00
|
|
|
if (!phb)
|
|
|
|
continue;
|
2006-11-11 06:25:08 +00:00
|
|
|
rtas_setup_phb(phb);
|
2005-10-22 05:03:21 +00:00
|
|
|
pci_process_bridge_OF_ranges(phb, node, 0);
|
[POWERPC] Rewrite IO allocation & mapping on powerpc64
This rewrites pretty much from scratch the handling of MMIO and PIO
space allocations on powerpc64. The main goals are:
- Get rid of imalloc and use more common code where possible
- Simplify the current mess so that PIO space is allocated and
mapped in a single place for PCI bridges
- Handle allocation constraints of PIO for all bridges including
hot plugged ones within the 2GB space reserved for IO ports,
so that devices on hotplugged busses will now work with drivers
that assume IO ports fit in an int.
- Cleanup and separate tracking of the ISA space in the reserved
low 64K of IO space. No ISA -> Nothing mapped there.
I booted a cell blade with IDE on PIO and MMIO and a dual G5 so
far, that's it :-)
With this patch, all allocations are done using the code in
mm/vmalloc.c, though we use the low level __get_vm_area with
explicit start/stop constraints in order to manage separate
areas for vmalloc/vmap, ioremap, and PCI IOs.
This greatly simplifies a lot of things, as you can see in the
diffstat of that patch :-)
A new pair of functions pcibios_map/unmap_io_space() now replace
all of the previous code that used to manipulate PCI IOs space.
The allocation is done at mapping time, which is now called from
scan_phb's, just before the devices are probed (instead of after,
which is by itself a bug fix). The only other caller is the PCI
hotplug code for hot adding PCI-PCI bridges (slots).
imalloc is gone, as is the "sub-allocation" thing, but I do beleive
that hotplug should still work in the sense that the space allocation
is always done by the PHB, but if you unmap a child bus of this PHB
(which seems to be possible), then the code should properly tear
down all the HPTE mappings for that area of the PHB allocated IO space.
I now always reserve the first 64K of IO space for the bridge with
the ISA bus on it. I have moved the code for tracking ISA in a separate
file which should also make it smarter if we ever are capable of
hot unplugging or re-plugging an ISA bridge.
This should have a side effect on platforms like powermac where VGA IOs
will no longer work. This is done on purpose though as they would have
worked semi-randomly before. The idea at this point is to isolate drivers
that might need to access those and fix them by providing a proper
function to obtain an offset to the legacy IOs of a given bus.
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Signed-off-by: Paul Mackerras <paulus@samba.org>
2007-06-04 05:15:36 +00:00
|
|
|
isa_bridge_find_early(phb);
|
2005-06-22 23:43:23 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
of_node_put(root);
|
|
|
|
pci_devs_phb_init();
|
|
|
|
|
|
|
|
/*
|
|
|
|
* pci_probe_only and pci_assign_all_buses can be set via properties
|
|
|
|
* in chosen.
|
|
|
|
*/
|
|
|
|
if (of_chosen) {
|
2006-07-12 05:35:54 +00:00
|
|
|
const int *prop;
|
2005-06-22 23:43:23 +00:00
|
|
|
|
2007-04-03 12:26:41 +00:00
|
|
|
prop = of_get_property(of_chosen,
|
2006-07-12 05:35:54 +00:00
|
|
|
"linux,pci-probe-only", NULL);
|
2005-06-22 23:43:23 +00:00
|
|
|
if (prop)
|
|
|
|
pci_probe_only = *prop;
|
|
|
|
|
2007-12-20 03:54:46 +00:00
|
|
|
#ifdef CONFIG_PPC32 /* Will be made generic soon */
|
2007-04-03 12:26:41 +00:00
|
|
|
prop = of_get_property(of_chosen,
|
2006-07-12 05:35:54 +00:00
|
|
|
"linux,pci-assign-all-buses", NULL);
|
2007-12-20 03:54:46 +00:00
|
|
|
if (prop && *prop)
|
|
|
|
ppc_pci_flags |= PPC_PCI_REASSIGN_ALL_BUS;
|
|
|
|
#endif /* CONFIG_PPC32 */
|
2005-06-22 23:43:23 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* RPA-specific bits for removing PHBs */
|
|
|
|
int pcibios_remove_root_bus(struct pci_controller *phb)
|
|
|
|
{
|
|
|
|
struct pci_bus *b = phb->bus;
|
|
|
|
struct resource *res;
|
|
|
|
int rc, i;
|
|
|
|
|
|
|
|
res = b->resource[0];
|
|
|
|
if (!res->flags) {
|
|
|
|
printk(KERN_ERR "%s: no IO resource for PHB %s\n", __FUNCTION__,
|
|
|
|
b->name);
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
[POWERPC] Rewrite IO allocation & mapping on powerpc64
This rewrites pretty much from scratch the handling of MMIO and PIO
space allocations on powerpc64. The main goals are:
- Get rid of imalloc and use more common code where possible
- Simplify the current mess so that PIO space is allocated and
mapped in a single place for PCI bridges
- Handle allocation constraints of PIO for all bridges including
hot plugged ones within the 2GB space reserved for IO ports,
so that devices on hotplugged busses will now work with drivers
that assume IO ports fit in an int.
- Cleanup and separate tracking of the ISA space in the reserved
low 64K of IO space. No ISA -> Nothing mapped there.
I booted a cell blade with IDE on PIO and MMIO and a dual G5 so
far, that's it :-)
With this patch, all allocations are done using the code in
mm/vmalloc.c, though we use the low level __get_vm_area with
explicit start/stop constraints in order to manage separate
areas for vmalloc/vmap, ioremap, and PCI IOs.
This greatly simplifies a lot of things, as you can see in the
diffstat of that patch :-)
A new pair of functions pcibios_map/unmap_io_space() now replace
all of the previous code that used to manipulate PCI IOs space.
The allocation is done at mapping time, which is now called from
scan_phb's, just before the devices are probed (instead of after,
which is by itself a bug fix). The only other caller is the PCI
hotplug code for hot adding PCI-PCI bridges (slots).
imalloc is gone, as is the "sub-allocation" thing, but I do beleive
that hotplug should still work in the sense that the space allocation
is always done by the PHB, but if you unmap a child bus of this PHB
(which seems to be possible), then the code should properly tear
down all the HPTE mappings for that area of the PHB allocated IO space.
I now always reserve the first 64K of IO space for the bridge with
the ISA bus on it. I have moved the code for tracking ISA in a separate
file which should also make it smarter if we ever are capable of
hot unplugging or re-plugging an ISA bridge.
This should have a side effect on platforms like powermac where VGA IOs
will no longer work. This is done on purpose though as they would have
worked semi-randomly before. The idea at this point is to isolate drivers
that might need to access those and fix them by providing a proper
function to obtain an offset to the legacy IOs of a given bus.
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Signed-off-by: Paul Mackerras <paulus@samba.org>
2007-06-04 05:15:36 +00:00
|
|
|
rc = pcibios_unmap_io_space(b);
|
2005-06-22 23:43:23 +00:00
|
|
|
if (rc) {
|
|
|
|
printk(KERN_ERR "%s: failed to unmap IO on bus %s\n",
|
|
|
|
__FUNCTION__, b->name);
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (release_resource(res)) {
|
|
|
|
printk(KERN_ERR "%s: failed to release IO on bus %s\n",
|
|
|
|
__FUNCTION__, b->name);
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
for (i = 1; i < 3; ++i) {
|
|
|
|
res = b->resource[i];
|
|
|
|
if (!res->flags && i == 0) {
|
|
|
|
printk(KERN_ERR "%s: no MEM resource for PHB %s\n",
|
|
|
|
__FUNCTION__, b->name);
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
if (res->flags && release_resource(res)) {
|
|
|
|
printk(KERN_ERR
|
|
|
|
"%s: failed to release IO %d on bus %s\n",
|
|
|
|
__FUNCTION__, i, b->name);
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2005-11-15 05:05:33 +00:00
|
|
|
pcibios_free_controller(phb);
|
2005-06-22 23:43:23 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(pcibios_remove_root_bus);
|