2010-12-14 07:57:11 +00:00
|
|
|
/*
|
|
|
|
* SMP support for R-Mobile / SH-Mobile - sh73a0 portion
|
|
|
|
*
|
|
|
|
* Copyright (C) 2010 Magnus Damm
|
|
|
|
* Copyright (C) 2010 Takashi Yoshii
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; version 2 of the License.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
|
|
|
|
*/
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/smp.h>
|
|
|
|
#include <linux/spinlock.h>
|
|
|
|
#include <linux/io.h>
|
2011-09-08 12:15:22 +00:00
|
|
|
#include <linux/delay.h>
|
2012-12-27 19:10:24 +00:00
|
|
|
#include <linux/irqchip/arm-gic.h>
|
2010-12-14 07:57:11 +00:00
|
|
|
#include <mach/common.h>
|
2013-01-09 19:41:52 +00:00
|
|
|
#include <asm/cacheflush.h>
|
2012-01-20 11:01:12 +00:00
|
|
|
#include <asm/smp_plat.h>
|
2011-09-08 12:15:22 +00:00
|
|
|
#include <mach/sh73a0.h>
|
2010-12-14 07:57:11 +00:00
|
|
|
#include <asm/smp_scu.h>
|
|
|
|
#include <asm/smp_twd.h>
|
|
|
|
|
2012-03-09 23:16:40 +00:00
|
|
|
#define WUPCR IOMEM(0xe6151010)
|
|
|
|
#define SRESCR IOMEM(0xe6151018)
|
|
|
|
#define PSTR IOMEM(0xe6151040)
|
|
|
|
#define SBAR IOMEM(0xe6180020)
|
|
|
|
#define APARMBAREA IOMEM(0xe6f10020)
|
2010-12-14 07:57:11 +00:00
|
|
|
|
2013-01-09 19:41:52 +00:00
|
|
|
#define PSTR_SHUTDOWN_MODE 3
|
|
|
|
|
2010-12-14 07:57:11 +00:00
|
|
|
static void __iomem *scu_base_addr(void)
|
|
|
|
{
|
|
|
|
return (void __iomem *)0xf0000000;
|
|
|
|
}
|
|
|
|
|
2012-05-10 07:26:58 +00:00
|
|
|
#ifdef CONFIG_HAVE_ARM_TWD
|
2012-01-10 19:44:19 +00:00
|
|
|
static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, 0xf0000600, 29);
|
2012-05-10 07:26:58 +00:00
|
|
|
void __init sh73a0_register_twd(void)
|
|
|
|
{
|
|
|
|
twd_local_timer_register(&twd_local_timer);
|
|
|
|
}
|
|
|
|
#endif
|
2012-01-10 19:44:19 +00:00
|
|
|
|
2011-09-08 12:15:22 +00:00
|
|
|
static void __cpuinit sh73a0_secondary_init(unsigned int cpu)
|
2010-12-14 07:57:11 +00:00
|
|
|
{
|
2011-01-07 03:02:11 +00:00
|
|
|
gic_secondary_init(0);
|
2010-12-14 07:57:11 +00:00
|
|
|
}
|
|
|
|
|
2011-09-08 12:15:22 +00:00
|
|
|
static int __cpuinit sh73a0_boot_secondary(unsigned int cpu, struct task_struct *idle)
|
2010-12-14 07:57:11 +00:00
|
|
|
{
|
2011-08-09 11:13:53 +00:00
|
|
|
cpu = cpu_logical_map(cpu);
|
|
|
|
|
2012-03-30 01:02:10 +00:00
|
|
|
if (((__raw_readl(PSTR) >> (4 * cpu)) & 3) == 3)
|
2012-03-09 23:16:40 +00:00
|
|
|
__raw_writel(1 << cpu, WUPCR); /* wake up */
|
2010-12-14 07:57:11 +00:00
|
|
|
else
|
2012-03-09 23:16:40 +00:00
|
|
|
__raw_writel(1 << cpu, SRESCR); /* reset */
|
2010-12-14 07:57:11 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-09-08 12:15:22 +00:00
|
|
|
static void __init sh73a0_smp_prepare_cpus(unsigned int max_cpus)
|
2010-12-14 07:57:11 +00:00
|
|
|
{
|
|
|
|
scu_enable(scu_base_addr());
|
|
|
|
|
2013-01-09 19:41:51 +00:00
|
|
|
/* Map the reset vector (in headsmp-sh73a0.S) */
|
2012-03-09 23:16:40 +00:00
|
|
|
__raw_writel(0, APARMBAREA); /* 4k */
|
2013-01-09 19:41:51 +00:00
|
|
|
__raw_writel(__pa(sh73a0_secondary_vector), SBAR);
|
2010-12-14 07:57:11 +00:00
|
|
|
|
2013-01-09 19:41:51 +00:00
|
|
|
/* enable cache coherency on booting CPU */
|
|
|
|
scu_power_mode(scu_base_addr(), SCU_PM_NORMAL);
|
2010-12-14 07:57:11 +00:00
|
|
|
}
|
2011-09-08 12:15:22 +00:00
|
|
|
|
|
|
|
static void __init sh73a0_smp_init_cpus(void)
|
|
|
|
{
|
2013-02-12 15:45:16 +00:00
|
|
|
unsigned int ncores = scu_get_core_count(scu_base_addr());
|
2011-09-08 12:15:22 +00:00
|
|
|
|
|
|
|
shmobile_smp_init_cpus(ncores);
|
|
|
|
}
|
|
|
|
|
2013-01-09 19:41:52 +00:00
|
|
|
#ifdef CONFIG_HOTPLUG_CPU
|
|
|
|
static int sh73a0_cpu_kill(unsigned int cpu)
|
2011-09-08 12:15:22 +00:00
|
|
|
{
|
2013-01-09 19:41:52 +00:00
|
|
|
|
2011-09-08 12:15:22 +00:00
|
|
|
int k;
|
2013-01-09 19:41:52 +00:00
|
|
|
u32 pstr;
|
2011-09-08 12:15:22 +00:00
|
|
|
|
2013-01-09 19:41:52 +00:00
|
|
|
/*
|
|
|
|
* wait until the power status register confirms the shutdown of the
|
|
|
|
* offline target
|
2011-09-08 12:15:22 +00:00
|
|
|
*/
|
|
|
|
for (k = 0; k < 1000; k++) {
|
2013-01-09 19:41:52 +00:00
|
|
|
pstr = (__raw_readl(PSTR) >> (4 * cpu)) & 3;
|
|
|
|
if (pstr == PSTR_SHUTDOWN_MODE)
|
2011-09-08 12:15:22 +00:00
|
|
|
return 1;
|
|
|
|
|
|
|
|
mdelay(1);
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2013-01-09 19:41:52 +00:00
|
|
|
static void sh73a0_cpu_die(unsigned int cpu)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* The ARM MPcore does not issue a cache coherency request for the L1
|
|
|
|
* cache when powering off single CPUs. We must take care of this and
|
|
|
|
* further caches.
|
|
|
|
*/
|
|
|
|
dsb();
|
|
|
|
flush_cache_all();
|
|
|
|
|
|
|
|
/* Set power off mode. This takes the CPU out of the MP cluster */
|
|
|
|
scu_power_mode(scu_base_addr(), SCU_PM_POWEROFF);
|
|
|
|
|
|
|
|
/* Enter shutdown mode */
|
|
|
|
cpu_do_idle();
|
|
|
|
}
|
|
|
|
#endif /* CONFIG_HOTPLUG_CPU */
|
2011-09-08 12:15:22 +00:00
|
|
|
|
|
|
|
struct smp_operations sh73a0_smp_ops __initdata = {
|
|
|
|
.smp_init_cpus = sh73a0_smp_init_cpus,
|
|
|
|
.smp_prepare_cpus = sh73a0_smp_prepare_cpus,
|
|
|
|
.smp_secondary_init = sh73a0_secondary_init,
|
|
|
|
.smp_boot_secondary = sh73a0_boot_secondary,
|
|
|
|
#ifdef CONFIG_HOTPLUG_CPU
|
|
|
|
.cpu_kill = sh73a0_cpu_kill,
|
2013-01-09 19:41:52 +00:00
|
|
|
.cpu_die = sh73a0_cpu_die,
|
2013-01-10 10:16:44 +00:00
|
|
|
.cpu_disable = shmobile_cpu_disable_any,
|
2011-09-08 12:15:22 +00:00
|
|
|
#endif
|
|
|
|
};
|